# INTEGRATED CIRCUITS

# DATA SHEET



# TDA9321H I<sup>2</sup>C-bus controlled TV input processor

Preliminary specification
File under Integrated Circuits, IC02

1998 Dec 16





# **TDA9321H**

#### **FEATURES**

- Multistandard Vision IF (VIF) circuit with Phase-Locked Loop (PLL) demodulator
- Sound IF (SIF) amplifier with separate input for single reference Quasi Split Sound (QSS) mode and separate Automatic Gain Control (AGC) circuit
- AM demodulator without extra reference circuit
- Switchable group delay correction circuit which can be used to compensate the group delay pre-correction of the B/G TV standard in multistandard TV receivers
- Several (I<sup>2</sup>C-bus controlled) switch outputs which can be used to switch external circuits such as sound traps, etc.
- Flexible source selection circuit with 2 external CVBS inputs, 2 Luminance (Y) and Chrominance (C) (or additional CVBS) inputs and 2 independently switchable outputs
- Comb filter interface with CVBS output and Y/C input
- · Integrated chrominance trap circuit
- Integrated luminance delay line with adjustable delay time
- Integrated chrominance band-pass filter with switchable centre frequency
- Multistandard colour decoder with 4 separate pins for crystal connection and automatic search system
- · PALplus helper demodulator
- Possible blanking of the helper signals for PALplus and EDTV-2
- · Internal baseband delay line
- Two linear RGB inputs with fast blanking; the RGB signals are converted to YUV signals before they are supplied to the outputs; one of the RGB inputs can also be used as YUV input



- Horizontal synchronization pulse output or clamping pulse input/output
- · Vertical count-down circuit
- · Vertical synchronization pulse output
- Two-level sandcastle pulse output
- I2C-bus control of various functions
- · Low dissipation.

#### **GENERAL DESCRIPTION**

The TDA9321H (see Fig.1) is an input processor for 'High-end' television receivers. It contains the following functions:

- Multistandard IF amplifier with PLL demodulator
- · QSS-IF amplifier and AM sound demodulator
- CVBS and Y/C switch with various inputs and outputs
- Multistandard colour decoder which can also decode the PALplus helper signal
- Integrated baseband delay line (64 μs)
- Sync processor which generates the horizontal and vertical drive pulses for the feature box (100 Hz applications) or display processor (50 Hz applications).

The supply voltage for the TDA9321H is 8 V.

#### ORDERING INFORMATION

| TYPE     |       | PACKAGE                                                                                      |          |
|----------|-------|----------------------------------------------------------------------------------------------|----------|
| NUMBER   | NAME  | DESCRIPTION                                                                                  | VERSION  |
| TDA9321H | QFP64 | plastic quad flat package; 64 leads (lead length 1.95 mm); body $14 \times 20 \times 2.8$ mm | SOT319-2 |



# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

# **QUICK REFERENCE DATA**

| SYMBOL                       | PARAMETER                                                       | MIN. | TYP. | MAX. | UNIT |
|------------------------------|-----------------------------------------------------------------|------|------|------|------|
| Supply                       |                                                                 |      |      |      | •    |
| V <sub>P</sub>               | supply voltage (pins V <sub>P1</sub> and V <sub>P2</sub> )      | 7.2  | 8.0  | 8.8  | V    |
| I <sub>P</sub>               | supply current (pins V <sub>P1</sub> and V <sub>P2</sub> )      | _    | 120  | _    | mA   |
| Input signals                |                                                                 | •    |      | •    | •    |
| V <sub>i(VIF)(rms)</sub>     | VIF amplifier sensitivity (RMS value)                           | _    | 35   | _    | μV   |
| V <sub>i(SIF)(rms)</sub>     | SIF amplifier sensitivity (RMS value)                           | _    | 30   | _    | μV   |
| V <sub>i(CVBS/Y)(p-p)</sub>  | CVBS or Y input signal (peak-to-peak value)                     | _    | 1.0  | _    | V    |
| $V_{i(C)(p-p)}$              | chrominance input signal (burst amplitude) (peak-to-peak value) | _    | 0.3  | _    | V    |
| V <sub>i(RGB)(p-p)</sub>     | RGB input signal (peak-to-peak value)                           | _    | 0.7  | _    | V    |
| Output signals               |                                                                 | •    |      | •    | •    |
| V <sub>o(VIFO)(p-p)</sub>    | demodulated CVBS output signal (peak-to-peak value)             | _    | 2.5  | _    | V    |
| V <sub>o(CVBSPIP)(p-p)</sub> | CVBS output signal for Picture-In-Picture (peak-to-peak value)  | _    | 1.0  | _    | V    |
| V <sub>o(CVBSTXT)(p-p)</sub> | CVBS output signal for teletext (peak-to-peak value)            | _    | 2.0  | _    | V    |
| I <sub>o(TAGC)</sub>         | tuner AGC output current                                        | 0    | _    | 5    | mA   |
| V <sub>o(QSS)(rms)</sub>     | QSS output signal (RMS value)                                   | _    | 100  | _    | mV   |
| V <sub>o(AM)(rms)</sub>      | demodulated AM sound output signal (RMS value)                  | _    | 500  | _    | mV   |
| $V_{o(V)(p-p)}$              | -V output signal (peak-to-peak value)                           | _    | 1.05 | _    | V    |
| $V_{o(U)(p-p)}$              | -U output signal (peak-to-peak value)                           | _    | 1.33 | _    | V    |
| $V_{o(Y)(b-w)}$              | Y output signal (black-to-white value)                          | _    | 1.0  | _    | V    |
| V <sub>o(hor)</sub>          | horizontal pulse output                                         |      | 5    | _    | V    |
| V <sub>o(ver)</sub>          | vertical pulse output                                           | _    | 5    | _    | V    |
| V <sub>o(sc)(p-p)</sub>      | subcarrier output signal (peak-to-peak value)                   | _    | 250  | _    | mV   |

Philips Semiconductors

# BLOCK DIAGRAM



# I<sup>2</sup>C-bus controlled TV input processor

# TDA9321H

# **PINNING**

| SYMBOL              | PIN | DESCRIPTION                                |
|---------------------|-----|--------------------------------------------|
| DEC <sub>SIF</sub>  | 1   | SIF AGC decoupling                         |
| VIF1                | 2   | VIF input 1                                |
| VIF2                | 3   | VIF input 2                                |
| DEC <sub>VIF</sub>  | 4   | VIF AGC decoupling                         |
| QSS/AM              | 5   | combined QSS and AM sound output           |
| VIFPLL              | 6   | VIF PLL filter                             |
| VIFVCO1             | 7   | VIF VCO tuned circuit 1                    |
| VIFVCO2             | 8   | VIF VCO tuned circuit 2                    |
| GND1                | 9   | main supply ground                         |
| VIFO                | 10  | VIF output                                 |
| V <sub>P1</sub>     | 11  | positive supply 1 (+8 V)                   |
| GDI                 | 12  | group delay correction input               |
| GDO                 | 13  | group delay correction output              |
| CVBS <sub>int</sub> | 14  | internal CVBS input                        |
| AV1                 | 15  | AV input 1                                 |
| CVBS1               | 16  | CVBS input 1                               |
| AV2                 | 17  | AV input 2                                 |
| CVBS2               | 18  | CVBS input 2                               |
| SW0                 | 19  | switch output bit 0 (I <sup>2</sup> C-bus) |
| CVBS/Y3             | 20  | CVBS or luminance input 3                  |
| C3                  | 21  | chrominance input 3                        |
| SW1                 | 22  | switch output bit 1 (I <sup>2</sup> C-bus) |
| CVBS/Y4             | 23  | CVBS or luminance input 4                  |
| C4                  | 24  | chrominance input 4                        |
| SYS1                | 25  | system output 1 for comb filter            |
| CVBSCF              | 26  | CVBS output for comb filter                |
| SYS2                | 27  | system output 2 for comb filter            |
| YCF                 | 28  | luminance input from comb filter           |
| CCF                 | 29  | chrominance input from comb filter         |
| REFO                | 30  | reference output (subcarrier)              |
| GND2                | 31  | digital supply ground                      |
| CVBSPIP             | 32  | CVBS output for Picture-In-Picture         |

| SYMBOL             | PIN | DESCRIPTION                                         |
|--------------------|-----|-----------------------------------------------------|
| DEC <sub>DIG</sub> | 33  | digital supply decoupling                           |
| CVBSTXT            | 34  | CVBS output for teletext                            |
| DEC <sub>BG</sub>  | 35  | band gap decoupling                                 |
| RI1                | 36  | red input 1                                         |
| GI1                | 37  | green input 1                                       |
| BI1                | 38  | blue input 1                                        |
| RGB1               | 39  | RGB insertion input 1                               |
| RGB2               | 40  | RGB insertion input 2                               |
| RI2                | 41  | red input 2                                         |
| GI2                | 42  | green input 2                                       |
| BI2                | 43  | blue input 2                                        |
| GND3               | 44  | ground 3                                            |
| V <sub>P2</sub>    | 45  | positive supply 2 (+8 V)                            |
| SCL                | 46  | serial clock input (I <sup>2</sup> C-bus)           |
| SDA                | 47  | serial data input/output (I <sup>2</sup> C-bus)     |
| AS                 | 48  | address select input (I <sup>2</sup> C-bus)         |
| YO                 | 49  | luminance output                                    |
| UO                 | 50  | U-signal output                                     |
| VO                 | 51  | V-signal output                                     |
| LFBP               | 52  | loop filter burst phase detector                    |
| DEC <sub>SEC</sub> | 53  | SECAM PLL decoupling                                |
| XTALA              | 54  | crystal A (4.433619 MHz)                            |
| XTALB              | 55  | crystal B (3.582056 MHz)                            |
| XTALC              | 56  | crystal C (3.575611 MHz)                            |
| XTALD              | 57  | crystal D (3.579545 MHz)                            |
| PH1LF              | 58  | phase 1 loop filter                                 |
| SCO                | 59  | sandcastle pulse output                             |
| HA/CLP             | 60  | horizontal pulse output or clamp pulse input/output |
| VA                 | 61  | vertical pulse output                               |
| TAGC               | 62  | tuner AGC output                                    |
| SIF1               | 63  | SIF input 1                                         |
| SIF2               | 64  | SIF input 2                                         |

# TDA9321H



# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

#### **FUNCTIONAL DESCRIPTION**

# Vision IF amplifier

The VIF amplifier contains 3 AC-coupled control stages with a total gain control range which is higher than 66 dB. The sensitivity of the circuit is comparable with that of modern IF-ICs.

The video signal is demodulated by a PLL carrier regenerator. This circuit contains a frequency detector and a phase detector. During acquisition the frequency detector will tune the VCO to the correct frequency. The initial adjustment of the oscillator is realized via the I²C-bus. The switching between SECAM L and L' can also be realized via the I²C-bus. After lock-in the phase detector controls the VCO so that a stable phase relationship between the VCO and the input signal is achieved. The VCO operates at twice the IF frequency. The reference signal for the demodulator is obtained by means of a frequency divider circuit. To get a good performance for phase modulated carrier signals the control speed of the PLL can be increased by bit FFI.

The AFC output is obtained by using the VCO control voltage of the PLL and can be read via the I<sup>2</sup>C-bus. For fast search tuning systems the window of the AFC can be increased with a factor 3. The setting is realized with bit AFW.

The AGC detector operates on top-sync and top-white-level. The demodulation polarity is switched via the I<sup>2</sup>C-bus. The AGC detector time constant capacitor is connected externally; this is mainly because of the flexibility of the application. The time constant of the AGC system during positive modulation is rather long, this is to avoid visible variations of the signal amplitude. To improve the speed of the AGC system a circuit has been included which detects whether the AGC detector is activated every frame period. When, during 3 field periods, no action is detected the speed of the system is increased. For signals without peak white information the system switches automatically to a gated black level AGC. Because a black level clamp pulse is required for this mode of operation the circuit will only switch to black level AGC in the internal mode.

The circuits contain a video identification (ident) circuit which is independent of the synchronization circuit. Therefore search tuning is possible when the display section of the receiver is used as a monitor. However, this ident circuit cannot be made as sensitive as the slower sync ident circuit (bit SL). It is recommended to use both ident outputs to obtain a reliable search system. The ident output is supplied to the tuning system via the I<sup>2</sup>C-bus.

The input of the ident circuit is connected to pin 14 (see Fig.3). This has the advantage that the ident circuit can also be made operative when a scrambled signal is received (descrambler connected between pins 10 and 14). A second advantage is that the ident circuit can be used when the VIF amplifier is not used (e.g. with built-in satellite tuners). The video ident circuit can also be used to identify the selected CBVS or Y/C signal. The switching between the 2 modes can be realized with bit VIM.

The TDA9321H contains a group delay correction circuit which can be switched between the BG and a flat group delay response characteristic. This has the advantage that in multistandard receivers no compromise has to be made for the choice of the SAW filter. Both the input and output of the group delay correction circuit are externally available so that the sound trap can be connected between the VIF output and the group delay correction input. The output signal of the correction circuit can be supplied to the internal video processing circuit and to the external SCART plug.

The IC has several (I<sup>2</sup>C-bus controlled) output ports which can be used to switch sound traps or other external components.

When the VIF amplifier is not used the complete VIF amplifier can be switched off with bit IFO.

#### Sound circuit

The SIF amplifier is similar to the VIF amplifier and has a gain control range of approximately 66 dB. The AGC circuit is related to the SIF carrier levels (average level of AM or FM carriers) and ensures a constant signal amplitude to the AM demodulator and the QSS mixer.

The single reference QSS mixer is realized by a multiplier. In this multiplier the SIF signal is converted to the intercarrier frequency by mixing it with the regenerated picture carrier from the VCO. The mixer output signal is supplied to the output via a high-pass filter for attenuation of the residual video signals. With this system a high performance hi-fi stereo sound processing can be achieved.

The AM sound demodulator is realized by a multiplier. The modulated SIF signal is multiplied in phase with the limited SIF signal. The demodulator output signal is supplied to the output via a low-pass filter for attenuation of the carrier harmonics.

TDA9321H

#### Video switches

The circuit has 3 CVBS inputs (1 internal and 2 externals) and 2 Y/C inputs. The Y/C inputs can also be used as additional CVBS inputs. The switch configuration is given in Fig.3. The various sources can be selected via the  $I^2C$ -bus.

The circuit can be set in a mode in which it automatically detects whether a CVBS or a Y/C signal is supplied to the Y/C inputs. In this mode the TV-standard identification first takes place on the added Y/CVBS and the C input signal. Then both chrominance input signal amplitudes are checked once and the input signal with the highest burst signal amplitude is selected. The result of the detection can be read via the I<sup>2</sup>C-bus.

The IC has 2 inputs (AV1 and AV2) which can be used to read the status levels of pin 8 of the SCART plug. The information is available in the output status byte 02 in bits D0 to D3.

The 3 outputs of the video switches (CVBSCF, CVBSTXT and CVBSPIP) can be independently switched to the various input signals. The names are just arbitrary and it is, for instance, possible to use the CVBSCF signal to drive the comb filter and the teletext decoder in parallel and to supply the CVBSTXT signal to the SCART plug (via an emitter follower).

For comb filter interfacing the circuit has the CVBSCF output, a 3rd Y/C input, a reference signal output REFO and 2 control pins (SYS1 and SYS2) which switch the comb filter to the standard of the incoming signal (as detected by the ident circuit of the colour decoder). When a signal is recognized which can be combed and the comb filter is enabled by bit ECMB the Y/C signals coming from the comb filter are automatically selected. This is indicated via bit CMB in output status byte 02 (D5). For signals which cannot be combed (such as SECAM or black-to-white signals) the Y/C signals coming from the comb filter are not selected.

#### Chrominance and luminance processing

The circuits contain a chrominance band-pass, a SECAM cloche filter and a chrominance trap circuit. The filters are realized by means of gyrator circuits and they are automatically calibrated by comparing the tuning frequency with the crystal frequency of the decoder. The luminance delay line is also realized by means of gyrator circuits. The centre frequency of the chrominance band-pass filter is switchable via the I<sup>2</sup>C-bus so that the performance can be optimized for 'front-end' signals and external CVBS signals.

The luminance output signal which is derived from the incoming CVBS or Y/C signal can be varied in amplitude by means of a separate gain setting control via the  $I^2$ C-bus control bits GAI1 and GAI0. The gain variation which can be realized with these bits is -1 to +2 dB.

#### Colour decoder

The colour decoder can decode PAL, NTSC and SECAM signals. The PAL/NTSC decoder contains an alignment-free crystal oscillator with 4 separate pins for crystal connection, a killer circuit and two colour difference demodulators. The 90° phase shift for the reference signal is produced internally.

Because it is possible to connect 4 different crystals to the colour decoder, all colour standards can be decoded without external switching circuits. Which crystals are connected to the decoder must be indicated via the I<sup>2</sup>C-bus. The crystal connection pins which are not used must be left open-circuit.

The horizontal oscillator is calibrated by means of the crystal frequency of the colour PLL. For a reliable calibration it is very important that the crystal indication bits XA to XD are not corrupted. For this reason bits XA to XD can be read in the output bytes so that the software can check the I<sup>2</sup>C-bus transmission.

The IC contains an Automatic Colour Limiting (ACL) circuit which is switchable via the I<sup>2</sup>C-bus and prevents oversaturation occuring when signals with a high chrominance-to-burst ratio are received. The ACL circuit is designed such that it only reduces the chrominance signal and not the burst signal. This has the advantage that the colour sensitivity is not affected by this function. The ACL function is mainly intended for NTSC signals but it can also be used for PAL signals. For SECAM signals the ACL function should be switched off.

The SECAM decoder contains an auto-calibrating PLL demodulator which has two references: the 4.43 MHz subcarrier frequency which is obtained from the crystal oscillator which is used to tune the PLL to the desired free-running frequency and the band gap reference to obtain the correct absolute value of the output signal. The VCO of the PLL is calibrated during each vertical blanking period, when the IC is in search or SECAM mode.

The circuit can also decode the PALplus helper signal and can insert the various reference signals: set-ups and timing signals which are required for the PALplus decoder ICs.

The baseband delay line (TDA4665 function) is integrated.

1998 Dec 16

8

Philips Semiconductors

TDA9321H

TDA9321H

#### **RGB** switch and matrix

The IC has 2 RGB inputs with fast switching. The switching of the various sourcing is controlled via the I<sup>2</sup>C-bus and the condition of the switch inputs can be read from the I<sup>2</sup>C-bus status bytes. If the RGB signals are not synchronous with the selected decoder input signal, an external clamp pulse has to be supplied to the HA/CLP input. The IC must be set in this mode via the I<sup>2</sup>C-bus. In that case the vertical pulse is suppressed by switching the VA output in a high-impedance off-state.

When an external RGB signal is mixed with the internal YUV signal it is necessary to switch-off the PALplus demodulation. To detect the presence of a fast blanking a circuit is added which forces bits MACP and HD to zero if a blanking pulse is detected in 2 consecutive lines. This system is chosen to prevent switching-off at every spike which is detected on the fast blanking input.

The IC has the possibility to use the RGB1 input as YUV input. This function can be enabled by means of bit YUV in subaddress 0A (D3). When switched to the YUV input the input signals must have the same amplitude and polarity as the YUV output signals. The Y signal has to be supplied to the GI1 input, the U signal to the BI1 input and the V signal to the RI1 input.

#### Synchronization circuit

The sync separator is preceded by a controlled amplifier which adjusts the sync pulse amplitude to a fixed level. These pulses are fed to the slicing stage which operates at 50% of the amplitude. The separated sync pulses are fed to the phase detector and to the coincidence detector. This coincidence detector is used to detect whether the line oscillator is synchronized and can also be used for transmitter identification. This circuit can be made less sensitive with bit STM. This mode can be used during search tuning to avoid the tuning system stopping at very weak input signals. The PLL has a very high statical steepness so that the phase of the picture is independent of the line frequency.

For the horizontal output pulse 2 conditions are possible:

- An HA pulse which has a phase and width which is identical to the incoming horizontal sync pulse
- A clamp pulse (CLP) which has a phase and width which is identical to the clamp pulse in the sandcastle pulse.

The HA/CLP signal is generated by means of an oscillator which is running at a frequency of  $440 \times f_{hor}$ . Its frequency is divided by 440 to lock the first loop to the incoming signal. The time constant of the loop can be forced by the I<sup>2</sup>C-bus (fast or slow).

If required the IC can select the time constant depending on the noise content of the incoming video signal.

The free-running frequency of the oscillator is determined by a digital control circuit which is locked to the reference signal of the colour decoder. When the IC is switched on the HA/CLP is suppressed and the oscillator is calibrated as soon as all subaddress bytes have been sent. When the frequency of the oscillator is correct the HA/CLP signal is switched on again. When the coincidence detector indicates an out-of-lock situation the calibration procedure is repeated.

The VA pulse is obtained via a vertical count-down circuit. The count-down circuit has various windows depending on the incoming signal (50 or 60 Hz standard or non-standard). The count-down circuit can be forced in various modes via the I<sup>2</sup>C-bus. To obtain short switching times of the count-down circuit during a channel change the divider can be forced in the search window by means of bit NCIN.

#### I<sup>2</sup>C-BUS SPECIFICATION

The slave address of the IC is given in Table 1. Bit A1 is controlled via pin AS. When pin AS is connected to pin GND2 it is at logic 0 and when connected to  $V_{P2}$  it is at logic 1. When pin AS is left open-circuit it is connected to ground via an internal pull-up resistor. The circuit operates at clock frequencies of up to 400 kHz.

Table 1 Slave address bits

|   | <b>A6</b> | A5 | A4 | А3 | A2 | A1  | A0 | R/W |
|---|-----------|----|----|----|----|-----|----|-----|
| ſ | 1         | 0  | 0  | 0  | 1  | 1/0 | 1  | 1/0 |

# Start-up procedure

Read the status bytes until bit POR = 0 and send all subaddress bytes. It is advised to check the  $I^2C$ -bus transmission by reading the output status bits SXA to SXD. This ensures a good operation of the calibration system of the horizontal oscillator. The horizontal output signal is switched on when the oscillator is calibrated.

Each time before the data in the IC is refreshed, the status bytes must be read. If bit POR = 1, then the procedure mentioned above must be carried out to restart the IC. When this procedure is not carried out the horizontal frequency may be incorrect after power-up or after a power dip.

The valid subaddresses are 00 to 0E. Subaddresses FE and FF are reserved for test purposes. Auto-increment mode is available for the subaddresses.

# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

# Inputs and outputs

Table 2 Input status bits

| FUNCTION          | SUBADDRESS |      |      |      | DATA | BYTE |      |      |      |
|-------------------|------------|------|------|------|------|------|------|------|------|
| FUNCTION          | (HEX)      | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
| Colour decoder 0  | 00         | СМЗ  | CM2  | CM1  | CM0  | XD   | XC   | XB   | XA   |
| Colour decoder 1  | 01         | MACP | НОВ  | HBC  | HD   | FCO  | ACL  | СВ   | BPS  |
| Luminance         | 02         | 0    | 0    | GAI1 | GAI0 | YD3  | YD2  | YD1  | YD0  |
| Hue control       | 03         | 0    | 0    | A5   | A4   | A3   | A2   | A1   | A0   |
| Spare             | 04         | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| Synchronization 0 | 05         | FORF | FORS | FOA  | FOB  | 0    | VIM  | POC  | VID  |
| Synchronization 1 | 06         | 0    | 0    | 0    | 0    | BSY  | НО   | EMG  | NCIN |
| Spare             | 07         | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| Video switches 0  | 08         | 0    | 0    | 0    | ECMB | DEC3 | DEC2 | DEC1 | DEC0 |
| Video switches 1  | 09         | 0    | PIP2 | PIP1 | PIP0 | 0    | TXT2 | TXT1 | TXT0 |
| RGB switch        | 0A         | 0    | 0    | 0    | 0    | YUV  | ECL  | IE2  | IE1  |
| Output switches   | 0B         | 0    | 0    | 0    | 0    | 0    | 0    | OS1  | OS0  |
| Vision IF         | 0C         | FFI  | IFO  | GD   | MOD  | AFW  | IFS  | STM  | VSW  |
| Tuner takeover    | 0D         | 0    | 0    | A5   | A4   | А3   | A2   | A1   | A0   |
| Adjustment IF-PLL | 0E         | L'FA | A6   | A5   | A4   | А3   | A2   | A1   | A0   |

INPUT CONTROL BITS

Table 3 Colour decoder mode

| СМЗ | CM2 | CM1 | СМО | DECODER MODE   | XTAL    |
|-----|-----|-----|-----|----------------|---------|
| 0   | 0   | 0   | 0   | PAL/NTSC/SECAM | Α       |
| 0   | 0   | 0   | 1   | PAL/NTSC       | Α       |
| 0   | 0   | 1   | 0   | PAL            | Α       |
| 0   | 0   | 1   | 1   | NTSC           | Α       |
| 0   | 1   | 0   | 0   | SECAM          | Α       |
| 0   | 1   | 0   | 1   | PAL/NTSC       | В       |
| 0   | 1   | 1   | 0   | PAL            | В       |
| 0   | 1   | 1   | 1   | NTSC           | В       |
| 1   | 0   | 0   | 0   | PAL/NTSC/SECAM | A/B/C/D |
| 1   | 0   | 0   | 1   | PAL/NTSC       | С       |
| 1   | 0   | 1   | 0   | PAL            | С       |
| 1   | 0   | 1   | 1   | NTSC           | С       |
| 1   | 1   | 0   | 0   | PAL/NTSC       | A/B/C/D |
| 1   | 1   | 0   | 1   | PAL/NTSC       | D       |
| 1   | 1   | 1   | 0   | PAL            | D       |
| 1   | 1   | 1   | 1   | NTSC           | D       |

Table 4 Crystal indication

| XA to XD | CONDITION               |  |  |  |
|----------|-------------------------|--|--|--|
| 0        | crystal not present     |  |  |  |
| 1        | crystal present; note 1 |  |  |  |

#### Note

 When a comb filter is used, the various crystals must be connected to the IC as indicated in the pinning diagram. This is required because the ident system switches automatically to the comb filter when a signal is identified which can be combed (correct combination of colour standard and crystal frequency). For applications without comb filter only the crystal on pin XTALA is important (4.43 MHz); to pins XTALB to XTALD an arbitrary 3.5 MHz crystal can be connected.

1998 Dec 16

TDA9321H

Table 5 Motion Adaptive Colour Plus (MACP)

| MACP | MODE                                                                                                   |
|------|--------------------------------------------------------------------------------------------------------|
| 0    | internal 4.43 MHz trap used                                                                            |
| 1    | external MACP chrominance filtering used;<br>4.43 MHz trap bypassed and black set-up<br>200 mV; note 1 |

# Note

 The black set-up will only be present in a norm sync condition.

Table 6 Helper output blanking (PALplus/EDTV-2)

| нов | нвс              | SNR              | BLANKING |
|-----|------------------|------------------|----------|
| 0   | X <sup>(1)</sup> | X <sup>(1)</sup> | off      |
| 1   | 0                | X <sup>(1)</sup> | on       |
| 1   | 1                | 0                | off      |
| 1   | 1                | 1                | on       |

#### Note

1. X = don't care.

Table 7 PALplus helper demodulation active

| HD | CONDITIONS                                                                 |
|----|----------------------------------------------------------------------------|
| 0  | off                                                                        |
| 1  | on; PALplus mode with helper set-up 400 mV and black set-up 200 mV; note 1 |

#### Note

1. Black and helper set-up will only be present in a norm sync condition.

Table 8 Forced colour on

| FCO | MODE       |
|-----|------------|
| 0   | not active |
| 1   | active     |

Table 9 Automatic colour limiting

| ACL | COLOUR LIMITING |  |
|-----|-----------------|--|
| 0   | not active      |  |
| 1   | active          |  |

Table 10 Chrominance band-pass centre frequency

| СВ | CENTRE FREQUENCY |
|----|------------------|
| 0  | f <sub>c</sub>   |
| 1  | $1.1 \times f_c$ |

Table 11 Bypass of chrominance baseband delay line

| BPS | DELAY LINE MODE |
|-----|-----------------|
| 0   | active          |
| 1   | bypassed        |

Table 12 Gain luminance channel

| GAI1 | GAI0 | GAIN SETTING |
|------|------|--------------|
| 0    | 0    | −1 dB        |
| 0    | 1    | 0 dB         |
| 1    | 0    | +1 dB        |
| 1    | 1    | +2 dB        |

Table 13 Y-delay adjustment; note 1

| YD0 to YD3 | Y-DELAY        |
|------------|----------------|
| YD3        | YD3 × 160 ns + |
| YD2        | YD2 × 160 ns + |
| YD1        | YD1 × 80 ns +  |
| YD0        | YD0 × 40 ns    |

#### Note

 For an equal delay of the luminance and chrominance signal the delay must be set at a value of 280 ns (YD3 to YD0 = 1011). This is only valid for a CVBS signal without group delay distortions.

Table 14 Forced field frequency

| FORF | FORS | FIELD FREQUENCY                         |
|------|------|-----------------------------------------|
| 0    | 0    | auto (60 Hz when line not synchronized) |
| 0    | 1    | forced 60 Hz; note 1                    |
| 1    | 0    | keep last detected field frequency      |
| 1    | 1    | auto (50 Hz when line not synchronized) |

#### Note

 When switched to this mode the divider will directly switch to forced 60 Hz only.

# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

**Table 15** Phase 1 ( $\varphi_1$ ) time constant; see also Table 57

| FOA | FOB | MODE         |
|-----|-----|--------------|
| 0   | 0   | normal       |
| 0   | 1   | slow         |
| 1   | 0   | slow or fast |
| 1   | 1   | fast         |

Table 16 Video ident mode

| VIM | MODE                                    |  |
|-----|-----------------------------------------|--|
| 0   | ident coupled to internal CVBS (pin 14) |  |
| 1   | ident coupled to selected CVBS          |  |

Table 17 Synchronization mode

| POC | MODE       |  |
|-----|------------|--|
| 0   | active     |  |
| 1   | not active |  |

Table 18 Video ident mode

| VID | VIDEO IDENT MODE                        |  |
|-----|-----------------------------------------|--|
| 0   | φ <sub>1</sub> loop switched-on and off |  |
| 1   | not active                              |  |

Table 19 Blanked sync on pin YO

| BSY | CONDITIONS             |  |
|-----|------------------------|--|
| 0   | unblanked sync; note 1 |  |
| 1   | blanked sync           |  |

#### Note

1. Except for PALplus with black set-up.

Table 20 Condition of horizontal output

| НО | CONDITIONS                               |  |
|----|------------------------------------------|--|
| 0  | clamp pulse available on pin HA/CLP      |  |
| 1  | horizontal pulse available on pin HA/CLP |  |

Table 21 Enable 'Macrovision/subtitle' gating

| EMG | MODE           |
|-----|----------------|
| 0   | disable gating |
| 1   | enable gating  |

Table 22 Vertical divider mode

| NCIN | VERTICAL DIVIDER MODE     |  |
|------|---------------------------|--|
| 0    | normal operation          |  |
| 1    | switched to search window |  |

Table 23 Video switch control

| ECMB <sup>(1)</sup> | DEC3 | DEC2 | DEC1 | DEC0             | SELECTED SIGNAL     | SIGNAL TO COMB      |
|---------------------|------|------|------|------------------|---------------------|---------------------|
| 0                   | 0    | 0    | 0    | X <sup>(2)</sup> | CVBS <sub>int</sub> | CVBS <sub>int</sub> |
| 0                   | 0    | 0    | 1    | 0                | CVBS1               | CVBS1               |
| 0                   | 0    | 0    | 1    | 1                | CVBS2               | CVBS2               |
| 0                   | 0    | 1    | 0    | 0                | CVBS3               | CVBS3               |
| 0                   | 0    | 1    | 0    | 1                | Y3/C3               | Y3 + C3             |
| 0                   | 0    | 1    | 1    | 0                | CVBS4               | CVBS4               |
| 0                   | 0    | 1    | 1    | 1                | Y4/C4               | Y4 + C4             |
| 0                   | 1    | 1    | 0    | 0                | AUTO Y3/C3; note 3  | CVBS3 or Y3 + C3    |
| 0                   | 1    | 1    | 1    | 0                | AUTO Y4/C4; note 3  | CVBS4 or Y4 + C4    |
| 1                   | 0    | 0    | 0    | X <sup>(2)</sup> | YCF/CCF             | CVBS <sub>int</sub> |
| 1                   | 0    | 0    | 1    | 0                | YCF/CCF             | CVBS1               |
| 1                   | 0    | 0    | 1    | 1                | YCF/CCF             | CVBS2               |
| 1                   | 0    | 1    | 0    | 0                | YCF/CCF             | CVBS3               |
| 1                   | 0    | 1    | 1    | 0                | YCF/CCF             | CVBS4               |
| 1                   | 1    | 1    | 0    | 0                | AUTO COMB3; note 4  | CVBS3 or Y3 + C3    |
| 1                   | 1    | 1    | 1    | 0                | AUTO COMB4; note 4  | CVBS4 or Y4 + C4    |

TDA9321H

#### **Notes**

1. When bit ECMB = 1 the subcarrier frequency is present on pin 30. The YCF and CCF signals coming from the comb filter are only switched on when a signal is received that can be combed.

- 2. X = don't care.
- 3. AUTO YC means the decoder switches between CVBS and Y/C depending on the presence of the burst signal on these signals.
- 4. AUTO COMB means the decoder switches to Y/C mode if the burst is present on the C input and to the comb filter output if the burst is present on the CVBS signal.

Table 24 Video switch outputs

| TXT2<br>PIP2 | TXT1<br>PIP1 | TXT0<br>PIP0 | OUTPUT SIGNAL TXT<br>OUTPUT SIGNAL PIP |
|--------------|--------------|--------------|----------------------------------------|
| 0            | 0            | _            | CVBS <sub>int</sub>                    |
| 0            | 1            | 0            | CVBS1                                  |
| 0            | 1            | 1            | CVBS2                                  |
| 1            | 0            | 0            | CVBS3                                  |
| 1            | 0            | 1            | Y3 + C3                                |
| 1            | 1            | 0            | CVBS4                                  |
| 1            | 1            | 1            | Y4 + C4                                |

Table 25 Enable YUV input (on RGB1 input)

| YUV | MODE              |
|-----|-------------------|
| 0   | RGB1 input active |
| 1   | YUV input active  |

Table 26 External RGB clamp mode

| ECL | MODE                                                      |
|-----|-----------------------------------------------------------|
| 0   | off; internal clamp pulse used                            |
| 1   | on; external clamp pulse has to be supplied to pin HA/CLP |

Table 27 Enable fast blanking RGB1

| IE1 | FAST BLANKING |
|-----|---------------|
| 0   | not active    |
| 1   | active        |

Table 28 Enable fast blanking RGB2

| IE2 | FAST BLANKING |
|-----|---------------|
| 0   | not active    |
| 1   | active        |

Table 29 Output switches OS0 and OS1

| OS0; OS1 | CONDITIONS    |
|----------|---------------|
| 0        | output = LOW  |
| 1        | output = HIGH |

Table 30 Fast filter IF-PLL

| FFI | CONDITIONS           |  |
|-----|----------------------|--|
| 0   | normal time constant |  |
| 1   | fast time constant   |  |

Table 31 IF circuit not active

| IFO | MODE                             |
|-----|----------------------------------|
| 0   | normal operation of IF amplifier |
| 1   | IF amplifier switched off        |

Table 32 Group delay correction

| GD | GROUP DELAY CHARACTERISTIC |
|----|----------------------------|
| 0  | flat                       |
| 1  | according to BG standard   |

Table 33 Modulation standard

| MOD | MODULATION |
|-----|------------|
| 0   | negative   |
| 1   | positive   |

Table 34 AFC window

| AFW | AFC WINDOW |
|-----|------------|
| 0   | normal     |
| 1   | enlarged   |

1998 Dec 16

TDA9321H

Table 35 IF sensitivity

| IFS | IF SENSITIVITY |  |  |
|-----|----------------|--|--|
| 0   | normal         |  |  |
| 1   | reduced        |  |  |

Table 37 Video mute

| VSW | STATE                   |  |  |
|-----|-------------------------|--|--|
| 0   | normal operation        |  |  |
| 1   | VIF signal switched off |  |  |

Table 36 Search tuning mode

| STM | MODE                                       |  |  |
|-----|--------------------------------------------|--|--|
| 0   | normal operation                           |  |  |
| 1   | reduced sensitivity of video ident circuit |  |  |

Table 38 PLL demodulator frequency shift

| L'FA | MODE                            |  |
|------|---------------------------------|--|
| 0    | normal IF frequency             |  |
| 1    | frequency shift for L' standard |  |

Table 39 Output status bits

| FUNCTION            | SUBADDRESS<br>(HEX) | DATA BYTE |                  |                  |                  |     |     |     |     |
|---------------------|---------------------|-----------|------------------|------------------|------------------|-----|-----|-----|-----|
|                     |                     | D7        | D6               | D5               | D4               | D3  | D2  | D1  | D0  |
| Output status bytes | 00                  | POR       | X <sup>(1)</sup> | X <sup>(1)</sup> | X <sup>(1)</sup> | SNR | FSI | SL  | IVW |
|                     | 01                  | CD3       | CD2              | CD1              | CD0              | SXD | SXC | SXB | SXA |
|                     | 02                  | IN1       | IN2              | СМВ              | YC               | S2A | S2B | S1A | S1B |
|                     | 03                  | ID3       | ID2              | ID1              | ID0              | IFI | PL  | AFA | AFB |

# Note

1. X = don't care.

# **OUTPUT CONTROL BITS**

Table 40 Power-on reset

| POR | MODE       |
|-----|------------|
| 0   | normal     |
| 1   | power-down |

**Table 43** Phase 1  $(\phi_1)$  lock indication

| SL | INDICATION |
|----|------------|
| 0  | not locked |
| 1  | locked     |

Table 41 Signal-to-noise ratio of sync signal

| SNR | SIGNAL-TO-NOISE RATIO |
|-----|-----------------------|
| 0   | S/N > 20 dB           |
| 1   | S/N < 20 dB           |

Table 44 Condition vertical divider

| IVW | STANDARD VIDEO SIGNAL                                                           |  |  |
|-----|---------------------------------------------------------------------------------|--|--|
| 0   | no standard video signal                                                        |  |  |
| 1   | standard video signal in 'narrow window' or standard TV norm (525 or 625 lines) |  |  |

Table 42 Field frequency indication

| FSI | FREQUENCY |
|-----|-----------|
| 0   | 50 Hz     |
| 1   | 60 Hz     |

Table 45 Crystal indication (SXA to SXD)

| SXA to SXD | CONDITIONS           |  |  |
|------------|----------------------|--|--|
| 0          | no crystal connected |  |  |
| 1          | crystal connected    |  |  |

TDA9321H

Table 46 Colour decoder mode

| CD3 | CD2 | CD1 | CD0 | STANDARD                      | XTAL    |
|-----|-----|-----|-----|-------------------------------|---------|
| 0   | 0   | 0   | 0   | no colour standard identified | A/B/C/D |
| 0   | 0   | 0   | 1   | NTSC                          | A       |
| 0   | 0   | 1   | 0   | PAL                           | A       |
| 0   | 0   | 1   | 1   | NTSC                          | В       |
| 0   | 1   | 0   | 0   | PAL                           | В       |
| 0   | 1   | 0   | 1   | NTSC                          | С       |
| 0   | 1   | 1   | 0   | PAL                           | С       |
| 0   | 1   | 1   | 1   | NTSC                          | D       |
| 1   | 0   | 0   | 0   | PAL                           | D       |
| 1   | 0   | 0   | 1   | SECAM                         | A       |
| 1   | 0   | 1   | 0   | illegal forced mode; note 1   | _       |

#### Note

1. This mode is generated when trying (e.g. via software control) to force the decoder to a standard with a crystal which is not connected to the IC.

Table 47 Indication RGB1/RGB2 insertion

| IN1; IN2 | RGB INSERTION  |  |
|----------|----------------|--|
| 0        | no insertion   |  |
| 1        | full insertion |  |

Table 48 Condition YCF/CCF inputs from comb filter

| СМВ | CONDITION YCF/CCF INPUTS |  |  |
|-----|--------------------------|--|--|
| 0   | not selected             |  |  |
| 1   | selected                 |  |  |

Table 49 Input signal condition; note 1

| YC | CONDITIONS            |  |  |
|----|-----------------------|--|--|
| 0  | CVBS signal available |  |  |
| 1  | Y/C signal available  |  |  |

# Note

1. During the search mode for the colour system, bit YC will indicate logic 1.

Table 50 Condition of AV1 and AV2 inputs

| S1A;<br>S2A | S1B;<br>S2B | CONDITIONS                              |  |  |
|-------------|-------------|-----------------------------------------|--|--|
| 0           | 0           | no external source                      |  |  |
| 0           | 1           | external source with 4 : 3 input signal |  |  |
| 1           | 0           | external source with 16:9 input signal  |  |  |

Table 51 Output video identification

| IFI | VIDEO SIGNAL               |  |  |
|-----|----------------------------|--|--|
| 0   | no video signal identified |  |  |
| 1   | video signal identified    |  |  |

Table 52 In-lock indication IF-PLL

| PL | CONDITIONS     |  |  |
|----|----------------|--|--|
| 0  | PLL not locked |  |  |
| 1  | PLL locked     |  |  |

Table 53 AFC output

| AFA | AFB | CONDITIONS                 |  |  |
|-----|-----|----------------------------|--|--|
| 0   | 0   | 0 outside window; too low  |  |  |
| 0   | 1   | outside window; too high   |  |  |
| 1   | 0   | in window; below reference |  |  |
| 1   | 1   | in window; above reference |  |  |

# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

Table 54 IC version indication

| ID3 | ID2 | ID1 | ID0 | IC TYPE    |  |
|-----|-----|-----|-----|------------|--|
| 0   | 0   | 0   | 1   | TDA9321HN1 |  |
| 1   | 0   | 0   | 1   | TDA9321HN2 |  |

#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                                    | CONDITIONS    | MIN.  | MAX.  | UNIT |
|------------------|----------------------------------------------|---------------|-------|-------|------|
| V <sub>P</sub>   | supply voltage on pins $V_{P1}$ and $V_{P2}$ |               | _     | 9.0   | V    |
| T <sub>stg</sub> | storage temperature                          |               | -25   | +150  | °C   |
| T <sub>amb</sub> | operating ambient temperature                |               | -25   | +70   | °C   |
| T <sub>sld</sub> | soldering temperature                        | for 5 s       | _     | 260   | °C   |
| T <sub>j</sub>   | junction temperature                         |               | _     | 150   | °C   |
| V <sub>es</sub>  | electrostatic handling on all pins           | notes 1 and 2 | -3000 | +3000 | V    |
|                  |                                              | notes 1 and 3 | -300  | +300  | V    |

#### **Notes**

- 1. All pins are protected against ESD by means of internal clamping diodes.
- 2. Human Body Model (HBM):  $R = 1.5 \text{ k}\Omega$ ; C = 100 pF.
- 3. Machine Model (MM):  $R = 0 \Omega$ ; C = 200 pF.

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 50    | K/W  |

# **QUALITY SPECIFICATION**

Quality specification in accordance with "SNW-FQ-611E".

# Latch-up performance

At an ambient temperature of 70 °C all pins meet the following specification:

- Positive stress test:  $I_{trigger} \ge 100$  mA or  $V_{pin} \ge 1.5 \times V_{P(max)}$
- Negative stress test:  $I_{trigger} \! \leq \! -100$  mA or  $V_{pin} \ \leq \! -0.5 \times V_{P(max)}.$

TDA9321H

# **CHARACTERISTICS**

 $V_P$  = 8 V;  $T_{amb}$  = 25 °C; unless otherwise specified.

| SYMBOL                    | PARAMETER                                                        | CONDITIONS                      | MIN. | TYP. | MAX.                   | UNIT            |
|---------------------------|------------------------------------------------------------------|---------------------------------|------|------|------------------------|-----------------|
| Supply (pins              | V <sub>P1</sub> and V <sub>P2</sub> ); note 1                    |                                 | '    | •    | -                      | •               |
| V <sub>P</sub>            | supply voltage (pins V <sub>P1</sub> and V <sub>P2</sub> )       |                                 | 7.2  | 8.0  | 8.8                    | V               |
| l <sub>P</sub>            | supply current (pins V <sub>P1</sub> and V <sub>P2</sub> )       |                                 | _    | 120  | 140                    | mA              |
| P <sub>tot</sub>          | total power dissipation                                          |                                 | _    | 960  | _                      | mW              |
| Vision IF circ            | cuit                                                             |                                 |      | •    | -                      | '               |
| VISION IF AMP             | LIFIER INPUTS (PINS VIF1 AND VIF2)                               |                                 |      |      |                        |                 |
| V <sub>i(rms)</sub>       | input sensitivity (RMS value)                                    | note 2                          |      |      |                        |                 |
| . ,                       |                                                                  | f <sub>i(VIF)</sub> = 38.90 MHz | _    | 35   | 100                    | μV              |
|                           |                                                                  | f <sub>i(VIF)</sub> = 45.75 MHz | _    | 35   | 100                    | μV              |
|                           |                                                                  | f <sub>i(VIF)</sub> = 58.75 MHz | _    | 40   | 100                    | μV              |
| V <sub>i(max)(rms)</sub>  | maximum input signal (RMS value)                                 |                                 | 150  | 200  | -                      | mV              |
| R <sub>i(dif)</sub>       | differential input resistance                                    | note 3                          | _    | 2    | _                      | kΩ              |
| C <sub>i(dif)</sub>       | differential input capacitance                                   | note 3                          | _    | 3    | _                      | pF              |
| $\Delta G_v$              | voltage gain control range                                       |                                 | 70   | 75   | 80                     | dB              |
| PLL DEMODUL               | ATOR (PLL FILTER ON PIN VIFPLL);                                 | note 4                          | 1    | 1    | <u>'</u>               |                 |
| f <sub>PLL</sub>          | PLL frequency range                                              |                                 | 32   | _    | 60                     | MHz             |
| f <sub>cr(PLL)</sub>      | PLL catching range                                               |                                 | 2.0  | 2.7  | 3.3                    | MHz             |
| t <sub>acq(PLL)</sub>     | PLL acquisition time                                             |                                 | _    | -    | 20                     | ms              |
| $\Delta f_{VCO}/\Delta T$ | VCO frequency dependency with temperature                        | notes 5 and 6                   | _    | _    | ±20 × 10 <sup>-6</sup> | K <sup>-1</sup> |
| f <sub>tune(VCO)</sub>    | VCO tuning frequency range                                       | via I <sup>2</sup> C-bus        | 3.0  | 3.7  | 4.2                    | MHz             |
| $\Delta f_{DAC}$          | frequency variation per step of the DAC (A0 to A6)               |                                 | 23   | 29   | 33                     | kHz             |
| f <sub>shift</sub>        | frequency shift                                                  | with bit L'FA                   | _    | 5.5  | _                      | MHz             |
| VIDEO AMPLIFI             | ER OUTPUT (PIN VIFO); note 7                                     |                                 |      | '    |                        |                 |
| $V_{o(z)}$                | zero signal output level                                         | note 8                          |      |      |                        |                 |
| ,                         |                                                                  | negative modulation             | 4.6  | 4.7  | 4.8                    | V               |
|                           |                                                                  | positive modulation             | 1.9  | 2.0  | 2.1                    | V               |
| V <sub>o(ts)</sub>        | top-sync level                                                   | negative modulation             | 1.9  | 2.0  | 2.1                    | V               |
| V <sub>o(w)</sub>         | white level                                                      | positive modulation             | 4.4  | 4.5  | 4.6                    | V               |
| $\Delta V_0$              | difference in amplitude between negative and positive modulation |                                 | -    | 0    | 15                     | %               |
| Z <sub>o(v)</sub>         | video output impedance                                           |                                 |      | 50   | _                      | Ω               |
| I <sub>bias(int)</sub>    | internal bias current of NPN emitter follower output transistor  |                                 | 1.0  | _    | _                      | mA              |

TDA9321H

| SYMBOL                   | PARAMETER                                                                                                | CONDITIONS                                                                              | MIN. | TYP. | MAX. | UNIT |
|--------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>source(max)</sub> | maximum source current                                                                                   |                                                                                         | _    | _    | 5    | mA   |
| B <sub>v(-3dB)</sub>     | -3 dB bandwidth of demodulated output signal                                                             |                                                                                         | 6    | 8    | 10   | MHz  |
| G <sub>dif</sub>         | differential gain                                                                                        | note 9                                                                                  | _    | _    | 1.5  | %    |
| Φdif                     | differential phase                                                                                       | notes 6 and 9                                                                           | _    | _    | 2.5  | deg  |
| NL <sub>vid</sub>        | video non-linearity                                                                                      | note 10                                                                                 | _    | 2.5  | 5    | %    |
| V <sub>clamp</sub>       | white spot clamping level                                                                                |                                                                                         | _    | 6.0  | _    | V    |
| N <sub>clamp</sub>       | noise inverter clamping level                                                                            | note 11                                                                                 | _    | 1.5  | _    | V    |
| N <sub>ins</sub>         | noise inverter insertion level (identical to black level)                                                | note 11                                                                                 | _    | 2.7  | _    | V    |
| d <sub>blue</sub>        | intermodulation at 'blue'                                                                                | notes 6 and 12                                                                          |      |      |      |      |
|                          |                                                                                                          | f = 0.92 or 1.1 MHz                                                                     | 60   | 66   | _    | dB   |
|                          |                                                                                                          | f = 2.66 or 3.3 MHz                                                                     | 60   | 66   | _    | dB   |
| d <sub>yellow</sub>      | intermodulation at 'yellow'                                                                              | notes 6 and 12                                                                          |      |      |      |      |
|                          |                                                                                                          | f = 0.92 or 1.1 MHz                                                                     | 56   | 62   | _    | dB   |
|                          |                                                                                                          | f = 2.66 or 3.3 MHz                                                                     | 60   | 66   | _    | dB   |
| S/N <sub>W</sub>         | weighted signal-to-noise ratio                                                                           | notes 6 and 13                                                                          | 56   | 60   | 65   | dB   |
| S/N <sub>UW</sub>        | unweighted signal-to-noise ratio                                                                         | notes 6 and 13                                                                          | 49   | 53   | _    | dB   |
| $\Delta V_{rc}$          | residual carrier signal                                                                                  | note 6                                                                                  | _    | 5.5  | _    | mV   |
| $\Delta V_{rc(2H)}$      | 2nd harmonic of residual carrier signal                                                                  | note 6                                                                                  | _    | 2.5  | _    | mV   |
| PSRR                     | power supply ripple rejection                                                                            | at the output                                                                           | _    | 40   | _    | dB   |
| VIF AND TUNE             | R AGC; note 14                                                                                           |                                                                                         |      | 1    |      | !    |
| Timing of VIF            | -AGC with a 2.2 μF capacitor (pin L                                                                      | DEC <sub>VIF</sub> )                                                                    |      |      |      |      |
| MVI                      | modulated video interference                                                                             | 60% AM for 1 to 100 mV;<br>0 to 200 Hz; system B/G                                      | _    | _    | 10   | %    |
| t <sub>res</sub>         | response time                                                                                            | VIF input signal<br>amplitude increase of<br>52 dB; positive and<br>negative modulation | _    | 2    | -    | ms   |
|                          |                                                                                                          | VIF input signal<br>amplitude decrease of<br>52 dB                                      |      |      |      |      |
|                          |                                                                                                          | negative modulation                                                                     | _    | 50   | _    | ms   |
|                          |                                                                                                          | positive modulation                                                                     | _    | 100  | _    | ms   |
| IL                       | leakage current of the capacitor                                                                         | negative modulation                                                                     | -    | _    | 10   | μΑ   |
|                          | on pin 4                                                                                                 | positive modulation                                                                     | _    | _    | 200  | nA   |
| $\Delta V_{o(v)}$        | change in video output signal amplitude over 1 vertical period for peak white AGC at positive modulation | capacitor on pin 4 is 0.5 μF                                                            | _    | -    | 2    | %    |

# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

| SYMBOL                               | PARAMETER                                      | CONDITIONS                                                           | MIN. | TYP. | MAX.     | UNIT |
|--------------------------------------|------------------------------------------------|----------------------------------------------------------------------|------|------|----------|------|
| Tuner takeove                        | er point adjustment (via I <sup>2</sup> C-bus) |                                                                      | !    |      | <u>'</u> | '    |
| V <sub>strt(min)(rms)</sub>          | minimum start level (RMS value)                |                                                                      | _    | 0.4  | 0.8      | mV   |
| V <sub>strt(max)(rms)</sub>          | maximum start level (RMS value)                |                                                                      | 100  | 150  | _        | mV   |
| ΔV <sub>max</sub> /T                 | maximum variation with temperature             | T <sub>amb</sub> = 0 to 70 °C                                        | _    | 6    | 8        | dB   |
| Tuner control                        | output (pin TAGC)                              |                                                                      | -    |      |          |      |
| V <sub>o(max)</sub>                  | maximum output voltage                         | maximum tuner gain; note 3                                           | _    | _    | 9        | V    |
| V <sub>o(sat)</sub>                  | output saturation voltage                      | minimum tuner gain;<br>I <sub>o</sub> = 2 mA                         | _    | _    | 300      | mV   |
| I <sub>o(max)</sub>                  | maximum output current swing                   |                                                                      | 5    | _    | _        | mA   |
| l <sub>L</sub>                       | leakage current                                | for RF AGC                                                           | _    | _    | 1        | μΑ   |
| $\Delta V_{i}$                       | input signal variation                         | for complete tuner control                                           | 0.5  | 2    | 4        | dB   |
| AFC OUTPUT (                         | VIA I <sup>2</sup> C-BUS); note 15             |                                                                      |      |      |          |      |
| RES <sub>AFC</sub>                   | AFC resolution                                 |                                                                      | _    | 2    | _        | bits |
| $\Delta f_W$                         | window sensitivity                             | normal window mode                                                   | 65   | 80   | 100      | kHz  |
|                                      |                                                | enlarged window mode                                                 | 195  | 240  | 300      | kHz  |
| VIDEO IDENTIF                        | ICATION OUTPUT (VIA I <sup>2</sup> C-BUS)      |                                                                      |      |      |          |      |
| t <sub>d</sub>                       | delay time                                     | for identification after the AGC has stabilized on a new transmitter | _    | _    | 10       | ms   |
| Sound IF circ                        | cuit                                           |                                                                      |      |      |          |      |
| SOUND IF AMP                         | PLIFIER (PINS SIF1 AND SIF2)                   |                                                                      |      |      |          |      |
| V <sub>i(rms)</sub>                  | input sensitivity (RMS value)                  | FM mode (-3 dB)                                                      | _    | 30   | 70       | μV   |
| .(2)                                 |                                                | AM mode (-3 dB)                                                      | _    | 70   | 100      | μV   |
| V <sub>i(max)(rms)</sub>             | maximum input signal                           | FM mode                                                              | 50   | 70   | _        | mV   |
| , ,, ,                               | (RMS value)                                    | AM mode                                                              | 80   | 140  | _        | mV   |
| R <sub>i(dif)</sub>                  | differential input resistance                  | note 3                                                               | -    | 2    | _        | kΩ   |
| C <sub>i(dif)</sub>                  | differential input capacitance                 | note 3                                                               | _    | 3    | _        | pF   |
| $\Delta G_{v}$                       | voltage gain control range                     |                                                                      | 64   | _    | _        | dB   |
| $\alpha_{\text{ct}(\text{SIF-VIF})}$ | crosstalk between inputs SIF and VIF           |                                                                      | 50   | _    | _        | dB   |

# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

| SYMBOL                   | PARAMETER                                 | CONDITIONS                                                     | MIN.  | TYP.  | MAX. | UNIT |
|--------------------------|-------------------------------------------|----------------------------------------------------------------|-------|-------|------|------|
| QSS AND AM               | SOUND OUTPUT (PIN QSS/AM)                 |                                                                |       |       | ·    |      |
| General                  |                                           |                                                                |       |       |      |      |
| R <sub>o</sub>           | output resistance                         |                                                                | _     | _     | 250  | Ω    |
| V <sub>O</sub>           | DC output voltage                         |                                                                | _     | 3.3   | _    | V    |
| I <sub>bias(int)</sub>   | internal bias current of emitter follower |                                                                | 0.7   | 1.0   | _    | mA   |
| I <sub>sink(max)</sub>   | maximum AC and DC sink current            |                                                                | _     | 0.7   | _    | mA   |
| I <sub>source(max)</sub> | maximum AC and DC source current          |                                                                | -     | 2.0   | -    | mA   |
| QSS output s             | ignal                                     | •                                                              | •     |       |      |      |
| V <sub>o(rms)</sub>      | output signal amplitude (RMS value)       | SC1 on; SC2 off                                                | 75    | 100   | 125  | mV   |
| B <sub>-3dB</sub>        | -3 dB bandwidth                           |                                                                | 7.5   | 9     | _    | MHz  |
| $\Delta V_{r(SC)(rms)}$  | residual IF sound carrier (RMS value)     |                                                                | _     | 2     | _    | mV   |
| S/N <sub>W</sub>         | weighted signal-to-noise ratio (SC1/SC2)  | ratio of PC/SC1 at<br>VIF input of 40 dB or<br>higher; note 16 |       |       |      |      |
|                          |                                           | black picture                                                  | 53/48 | 58/55 | _    | dB   |
|                          |                                           | white picture                                                  | 52/47 | 55/53 | _    | dB   |
|                          |                                           | 6 kHz sine wave<br>(black-to-white<br>modulation)              | 44/42 | 48/46 | _    | dB   |
|                          |                                           | 250 kHz sine wave<br>(black-to-white<br>modulation)            | 44/25 | 48/30 | _    | dB   |
|                          |                                           | SC subharmonics<br>(f = 2.75 MHz ±3 kHz)                       | 45/44 | 51/50 | _    | dB   |
|                          |                                           | SC subharmonics<br>(f = 2.87 MHz ±3 kHz)                       | 46/45 | 52/51 | _    | dB   |
| AM output sig            | gnal                                      | •                                                              | •     | •     |      | •    |
| V <sub>o(rms)</sub>      | output signal amplitude (RMS value)       | 54% modulation                                                 | 400   | 500   | 600  | mV   |
| THD                      | total harmonic distortion                 |                                                                | _     | 0.5   | 1.0  | %    |
| B <sub>-3dB</sub>        | -3 dB bandwidth                           |                                                                | 100   | 125   | _    | kHz  |
| S/N <sub>W</sub>         | weighted signal-to-noise ratio            |                                                                | 47    | 53    | _    | dB   |

TDA9321H

| SYMBOL                          | PARAMETER                                       | CONDITIONS                          | MIN. | TYP. | MAX. | UNIT |
|---------------------------------|-------------------------------------------------|-------------------------------------|------|------|------|------|
| Video switche                   | es and comb filter interface                    |                                     | ļ.   | !    | !    | Į.   |
| VIDEO SWITCHE                   | ES FOR CVBS, Y AND C SIGNALS                    |                                     |      |      |      |      |
| Signal on pins                  | CVBS <sub>int</sub> , CVBS1, CVBS2, CVBS        | S/Y3 and CVBS/Y4                    |      |      |      |      |
| $V_{i(n)(p-p)}$                 | input voltage<br>(peak-to-peak value)           | note 17                             | -    | 1.0  | 1.43 | V    |
| I <sub>i(n)</sub>               | input current                                   |                                     | _    | 4    | _    | μΑ   |
| $Z_{\text{source}(\text{max})}$ | maximum source impedance                        |                                     | _    | _    | 1.0  | kΩ   |
| $\alpha_{\text{sup}(n)}$        | suppression of non-selected signals             | f <sub>i</sub> = 0 to 5 MHz; note 6 | 50   | _    | _    | dB   |
| Signal on pins                  | C3 and C4                                       |                                     |      |      |      |      |
| $V_{i(n)(p-p)}$                 | input voltage<br>(peak-to-peak value)           | notes 3 and 18                      | _    | 0.3  | 1.0  | V    |
| Z <sub>i(n)</sub>               | input impedance                                 |                                     | _    | 50   | _    | kΩ   |
| Signal on pin (                 | CVBSTXT                                         | •                                   | •    | •    | •    | •    |
| $V_{o(p-p)}$                    | output signal amplitude<br>(peak-to-peak value) |                                     | 1.6  | 2.0  | 2.4  | V    |
| V <sub>bl</sub>                 | black level                                     |                                     | _    | 2.6  | _    | V    |
| $\Delta V_{bl}/\Delta T$        | black level dependency with temperature         |                                     | -    | 4    | _    | mV/K |
| Z <sub>o</sub>                  | output impedance                                |                                     | _    | -    | 250  | Ω    |
| Signal on pin (                 | CVBSPIP                                         |                                     |      |      |      |      |
| $V_{o(p-p)}$                    | output signal amplitude<br>(peak-to-peak value) |                                     | 0.8  | 1.0  | 1.2  | V    |
| V <sub>bl</sub>                 | black level                                     |                                     | _    | 3.6  | _    | V    |
| $\Delta V_{bl}/\Delta T$        | black level dependency with temperature         |                                     | _    | 9    | _    | mV/K |
| Zo                              | output impedance                                |                                     | _    | _    | 250  | Ω    |
| COMB FILTER IN                  | NTERFACE; note 19                               |                                     |      |      |      |      |
| Signal on pin (                 | CVBSCF                                          |                                     |      |      |      |      |
| V <sub>o(p-p)</sub>             | output signal amplitude<br>(peak-to-peak value) |                                     | 0.8  | 1.0  | 1.2  | V    |
| Z <sub>o</sub>                  | output impedance                                |                                     | _    | 1-   | 250  | Ω    |
| V <sub>bl</sub>                 | black level                                     |                                     | _    | 3.6  | _    | V    |
| $\Delta V_{bl}/\Delta T$        | black level dependency with temperature         |                                     | _    | 9    | _    | mV/K |
| Signal on pin                   | YCF                                             |                                     | •    | •    |      | •    |
| V <sub>i(p-p)</sub>             | input voltage<br>(peak-to-peak value)           |                                     | -    | 1.0  | 1.43 | V    |
| l <sub>i</sub>                  | input current                                   |                                     | _    | 4    | _    | μΑ   |

TDA9321H

| SYMBOL                    | PARAMETER                                                               | CONDITIONS                 | MIN. | TYP.                 | MAX. | UNIT |
|---------------------------|-------------------------------------------------------------------------|----------------------------|------|----------------------|------|------|
| Signal on pin             | CCF                                                                     | 1                          |      |                      |      |      |
| V <sub>i</sub>            | input voltage                                                           | burst amplitude            | _    | 0.3                  | 1.0  | V    |
| Z <sub>i</sub>            | input impedance                                                         |                            | _    | 50                   | _    | kΩ   |
| Reference sig             | gnal output (pin REFO); note 20                                         | -                          | •    | •                    | •    | '    |
| $V_{o(p-p)}$              | output signal amplitude (peak-to-peak value)                            | C <sub>L</sub> = 15 pF     | 0.2  | 0.25                 | 0.3  | V    |
| V <sub>O(en)</sub>        | DC output level to enable comb filter                                   |                            | 4.0  | 4.2                  | 4.6  | V    |
| V <sub>O(dis)</sub>       | DC output level to disable comb filter                                  |                            | _    | 0.1                  | 1.4  | V    |
| Switching lev             | els of SYS1 and SYS2 outputs (pi                                        | ins SYS1 and SYS2); note 2 | 1    |                      |      |      |
| V <sub>OH</sub>           | HIGH-level output voltage                                               |                            | 4.0  | 5.0                  | 5.5  | V    |
| V <sub>OL</sub>           | LOW-level output voltage                                                |                            | _    | 0.1                  | 0.4  | V    |
| I <sub>o(sink)</sub>      | output sink current                                                     |                            | 2    | _                    | _    | mA   |
| I <sub>o(source)</sub>    | output source current                                                   |                            | 2    | _                    | _    | mA   |
| DETECTION OF              | STATUS LEVELS OF SCART PLUG                                             | PIN 8; note 22             |      |                      |      | •    |
| V <sub>det(int-ext)</sub> | detection voltage between internal and external (16 : 9) source         |                            | 2.0  | 2.2                  | 2.4  | V    |
| V <sub>det(ext-ext)</sub> | detection voltage between external (16 : 9) and external (4 : 3) source |                            | 5.3  | 5.5                  | 5.7  | V    |
| R <sub>i</sub>            | input resistance                                                        |                            | 60   | 100                  | _    | kΩ   |
| Chrominanc                | e and luminance filters and dela                                        | ny lines                   | !    |                      | •    | '    |
| CHROMINANCE               | TRAP CIRCUIT; note 23                                                   |                            |      |                      |      |      |
| f <sub>trap</sub>         | trap frequency                                                          |                            |      | f <sub>osc</sub> ±1% |      | MHz  |
| пар                       |                                                                         | during SECAM reception     |      | 4.3 ±1.5%            |      | MHz  |
| B <sub>-3dB</sub>         | -3 dB bandwidth                                                         | f <sub>SC</sub> = 3.58 MHz | 2.6  | 2.8                  | 3.0  | MHz  |
|                           |                                                                         | f <sub>SC</sub> = 4.43 MHz | 3.2  | 3.4                  | 3.6  | MHz  |
|                           |                                                                         | during SECAM reception     | 2.9  | 3.1                  | 3.3  | MHz  |
| CSR                       | colour subcarrier rejection                                             |                            | 26   | _                    | _    | dB   |
| CHROMINANCE               | BAND-PASS CIRCUIT                                                       |                            |      |                      |      |      |
| f <sub>c</sub>            | centre frequency                                                        | bit CB = 0                 | _    | f <sub>osc</sub>     | _    | MHz  |
|                           |                                                                         | bit CB = 1                 | _    | 1.1f <sub>osc</sub>  | _    | MHz  |
| Q <sub>bp</sub>           | band-pass quality factor                                                |                            | _    | 3                    | _    |      |
| CLOCHE FILTE              | R                                                                       |                            |      |                      |      |      |
| f <sub>c</sub>            | centre frequency                                                        |                            | 4.26 | 4.29                 | 4.31 | MHz  |
| В                         | bandwidth                                                               |                            | 241  | 268                  | 295  | kHz  |
|                           |                                                                         |                            | •    |                      | •    |      |

TDA9321H

| SYMBOL                       | PARAMETER                                                        | CONDITIONS                                                        | MIN. | TYP. | MAX. | UNIT |
|------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------|------|------|------|------|
| Y-DELAY LINE                 | 1                                                                | 1                                                                 |      | !    | !    |      |
| t <sub>d</sub>               | delay time                                                       | bits YD3 to YD0 = 1011;<br>note 6                                 |      |      |      |      |
|                              |                                                                  | crystal A                                                         | 490  | 520  | 550  | ns   |
|                              |                                                                  | crystal B, C or D                                                 | 530  | 560  | 590  | ns   |
| t <sub>d(tr)</sub>           | tuning range delay time                                          | with respect to 520/560 ns; 12 settings; see Table 13             | -280 | _    | +160 | ns   |
| В                            | bandwidth                                                        | note 6                                                            | 8    | _    | _    | MHz  |
| GROUP DELAY                  | CORRECTION (PINS GDI AND GDO);                                   | note 24                                                           |      |      |      |      |
| $V_{i(GDI)(p-p)}$            | input signal amplitude on pin GDI (peak-to-peak value)           |                                                                   | _    | 2.0  | _    | V    |
| $I_{i(GDI)}$                 | input current on pin GDI                                         |                                                                   | _    | 0.1  | 1.0  | μΑ   |
| $V_{o(GDO)(p-p)}$            | output signal amplitude on pin GDO (peak-to-peak value)          |                                                                   | 1.8  | 2.0  | 2.2  | V    |
| $V_{o(GDO)}$                 | output top-sync level on pin GDO                                 |                                                                   | _    | 2.4  | _    | V    |
| $\Delta V_{o(GDO)}/\Delta T$ | top-sync level on pin GDO variation with temperature             |                                                                   | _    | 5    | _    | mV/K |
| $Z_{o(GDO)}$                 | output impedance on pin GDO                                      |                                                                   | _    | _    | 250  | Ω    |
| Colour demo                  | dulation part                                                    |                                                                   |      |      |      |      |
| CHROMINANCE                  | AMPLIFIER                                                        |                                                                   |      |      |      |      |
| CR <sub>ACC</sub>            | ACC control range                                                | note 25                                                           | 26   | _    | _    | dB   |
| $\Delta V_{o(CRACC)}$        | change in amplitude of the output signals over CR <sub>ACC</sub> |                                                                   | _    | _    | 2    | dB   |
| TH <sub>ck(on)</sub>         | threshold colour killer ON                                       | colour killer from<br>OFF to ON                                   | -40  | _    | -35  | dB   |
| hys <sub>ck(off)</sub>       | hysteresis colour killer OFF                                     | note 6                                                            |      |      |      |      |
|                              |                                                                  | strong signal;<br>S/N ≥ 40 dB                                     | _    | 3    | _    | dB   |
|                              |                                                                  | noisy input signals                                               | _    | 1    | _    | dB   |
| ACL CIRCUIT;                 | note 26                                                          |                                                                   |      |      |      |      |
| C/C <sub>ACL</sub>           | ACL chrominance burst ratio                                      | when the ACL starts to operate                                    | _    | 3.0  | _    |      |
| REFERENCE PA                 | ART                                                              |                                                                   |      |      |      |      |
| Phase-locked                 | loop; note 27                                                    |                                                                   |      |      |      |      |
| f <sub>cr</sub>              | catching range                                                   |                                                                   | ±360 | ±600 | _    | Hz   |
| Δφ                           | phase shift                                                      | for a ±400 Hz deviation of<br>the oscillator frequency;<br>note 6 | _    | _    | 2    | deg  |

# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

| SYMBOL                         | PARAMETER                                                         | CONDITIONS                            | MIN. | TYP. | MAX. | UNIT |
|--------------------------------|-------------------------------------------------------------------|---------------------------------------|------|------|------|------|
| Oscillator                     | •                                                                 |                                       |      | !    | !    | -1   |
| TC <sub>fosc</sub>             | temperature coefficient of oscillator frequency                   | note 6                                | _    | -    | 1    | Hz/K |
| $\Delta f_{\rm osc}/V_{\rm P}$ | oscillator frequency variation with respect to the supply voltage | $V_P = 8 \text{ V} \pm 10\%$ ; note 6 | _    | -    | 25   | Hz   |
| R <sub>neg(min)</sub>          | minimum negative resistance                                       |                                       | -    | _    | 1.0  | kΩ   |
| C <sub>L(max)</sub>            | maximum load capacitance                                          |                                       | _    | _    | 15   | pF   |
| HUE CONTROL                    | ; note 28                                                         |                                       |      |      |      |      |
| CR <sub>hue</sub>              | hue control range                                                 | 63 steps; see Fig.4                   | ±35  | ±40  | _    | deg  |
| Δhue/ΔV <sub>P</sub>           | hue dependency with respect to the supply voltage                 | V <sub>P</sub> ±10%; note 6           | _    | 0    | _    | deg  |
| Δhue/ΔT                        | hue dependency with temperature                                   | $T_{amb} = 0$ to 70 °C; note 6        | -    | 0    | _    | deg  |
| DEMODULATOR                    | RS                                                                |                                       | •    |      | •    | •    |
| General                        |                                                                   |                                       |      |      |      |      |
| ΔV/ΔV                          | spread of signal amplitude ratio between standards                | note 6                                | -1   | _    | +1   | dB   |
| PAL/NTSC de                    | emodulator                                                        |                                       | •    | •    | •    |      |
| $G_{(B-Y)(R-Y)}$               | gain between both demodulators (B – Y) and (R – Y)                |                                       | 1.60 | 1.78 | 1.96 |      |
| B <sub>-3dB(dem)</sub>         | -3 dB bandwidth of demodulators                                   | note 29                               | _    | 650  | _    | kHz  |
| $\Delta V_{o(rc)(p-p)}$        | residual carrier output                                           | $f = f_{osc}$ ; (R – Y) output        | _    | _    | 5    | mV   |
|                                | (peak-to-peak value)                                              | $f = f_{osc}$ ; (B – Y) output        | _    | _    | 5    | mV   |
|                                |                                                                   | $f = 2f_{osc}$ ; (R – Y) output       | _    | _    | 5    | mV   |
|                                |                                                                   | $f = 2f_{osc}$ ; (B – Y) output       | _    | _    | 5    | mV   |
| RR <sub>H/2(p-p)</sub>         | H/2 ripple rejection (peak-to-peak value)                         | at (R – Y) output                     | _    | _    | 25   | mV   |
| ΔV <sub>o</sub> /T             | output voltage variation with temperature                         | note 6                                | _    | 0.1  | _    | %/K  |
| $\Delta V_0/V_P$               | output voltage variation with respect to the supply voltage       | note 6                                | _    | _    | 0.3  | dB/V |
| φе                             | phase error in the demodulated signals                            | note 6                                | -    | -    | ±5   | deg  |

TDA9321H

| SYMBOL                      | PARAMETER                                                      | CONDITIONS                                                                             | MIN.  | TYP. | MAX.           | UNIT |
|-----------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------|-------|------|----------------|------|
| SECAM demo                  | odulator                                                       |                                                                                        | !     | '    | - <del>'</del> | -1   |
| f <sub>blos</sub>           | black level offset frequency                                   |                                                                                        | _     | _    | 7              | kHz  |
| f <sub>blos</sub> /T        | black level offset frequency variation with temperature        |                                                                                        | _     | _    | 60             | Hz/K |
| f <sub>p</sub>              | pole frequency of de-emphasis                                  |                                                                                        | 77    | 85   | 93             | kHz  |
| $f_p/f_z$                   | ratio pole and zero frequency                                  |                                                                                        | _     | 3    | _              |      |
| NL                          | non-linearity                                                  |                                                                                        | _     | _    | 3              | %    |
| V <sub>cal</sub>            | calibration voltage                                            |                                                                                        | 3     | 4    | 5              | V    |
| Baseband de                 | lay line                                                       |                                                                                        |       |      |                |      |
| $\Delta V_{o}$              | variation of output signal                                     | for adjacent time samples at constant input signals                                    | -0.1  | _    | 0.1            | dB   |
| $\Delta V_{r(clk)(p-p)}$    | residual clock signal<br>(peak-to-peak value)                  |                                                                                        | _     | _    | 5              | mV   |
| t <sub>d</sub>              | delay                                                          | delayed signal                                                                         | 63.94 | 64.0 | 64.06          | μs   |
|                             |                                                                | non-delayed signal                                                                     | 40    | 60   | 80             | ns   |
| $\Delta V_{o}$              | difference in output amplitude                                 | when delay line is<br>bypassed or not (with<br>bit BPS)                                | _     | -    | 5              | %    |
| PALplus helpe               | er demodulator                                                 |                                                                                        | l .   | !    |                |      |
| V <sub>o(helper)(p-p)</sub> | helper output voltage<br>(peak-to-peak value)                  |                                                                                        | 610   | 686  | 770            | mV   |
| V <sub>su(helper)</sub>     | helper set-up amplitude                                        | only helper<br>lines 22 and 23                                                         | 380   | 400  | 420            | mV   |
| t <sub>d(g)</sub>           | group delay                                                    | within pass band                                                                       | _     | _    | 10             | ns   |
| Φe(dem)                     | demodulation phase error                                       | including H/2 phase error                                                              | _     | _    | 5              | deg  |
| $\alpha_{sup}$              | suppression                                                    | for modulated helper in<br>demodulated 0 to 1 MHz<br>signal                            | -36   | -    | _              | dB   |
| $\Delta V_r$                | residual signal                                                | at 4.43 MHz signal                                                                     | -36   | _    | _              | dB   |
| THD                         | total harmonic distortion                                      | in ACC                                                                                 | -36   | _    | _              | dB   |
| t <sub>o(helper-Y)</sub>    | helper output timing to Y output                               |                                                                                        | _     | _    | 10             | ns   |
| V <sub>offset</sub>         | offset voltage                                                 | for demodulated mid grey<br>to inserted mid grey level;<br>mid grey line 23 to line 22 | _     | -    | 5              | mV   |
| t <sub>W(su)(helper)</sub>  | helper set-up pulse width                                      |                                                                                        | _     | 52.8 | _              | μs   |
| t <sub>d</sub>              | delay between mid sync of input and start of helper set-up     | bits YD3 to YD0 = 1011;<br>note 30                                                     | _     | 8.6  | _              | μs   |
|                             | delay between start of black set-up and start of helper set-up | only lines 22 and 23                                                                   | _     | 30.8 | _              | μs   |
| B <sub>helper(-3dB)</sub>   | -3 dB bandwidth of helper baseband                             |                                                                                        | _     | 2.6  | _              | MHz  |

TDA9321H

| SYMBOL                          | PARAMETER                                                                      | CONDITIONS                                                | MIN. | TYP. | MAX. | UNIT |
|---------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------|------|------|------|------|
| RGB switch a                    | and YUV switch                                                                 | -                                                         | •    |      |      |      |
| RGB switch (                    | (PINS RI1 TO BI1 AND RI2 TO BI2)                                               |                                                           |      |      |      |      |
| $V_{i(p-p)}$                    | input signal amplitude (peak-to-peak value)                                    |                                                           | -    | 0.7  | 1.0  | V    |
| Z <sub>source(max)</sub>        | maximum source impedance                                                       |                                                           | _    | _    | 1.0  | kΩ   |
| $\Delta V_{bl(int\text{-ext})}$ | difference between black level of internal and external signals at the outputs |                                                           | _    | _    | 10   | mV   |
| l <sub>i</sub>                  | input current                                                                  | no clamping; note 3                                       | _    | 0.1  | 1    | μΑ   |
| $\Delta t_{\sf d}$              | delay difference between the three channels                                    | note 6                                                    | _    | 0    | 20   | ns   |
| YUV INPUTS (\                   | WHEN ACTIVATED)                                                                |                                                           |      |      |      |      |
| $V_{i(Y)(p-p)}$                 | Y input signal amplitude (peak-to-peak value)                                  |                                                           | _    | 1.0  | _    | V    |
| $V_{i(U)(p-p)}$                 | U input signal amplitude (peak-to-peak value)                                  |                                                           | _    | 1.33 | _    | V    |
| $V_{i(V)(p-p)}$                 | V input signal amplitude (peak-to-peak value)                                  |                                                           | _    | 1.05 | _    | V    |
| Z <sub>source(max)</sub>        | maximum source impedance                                                       |                                                           | _    | _    | 1.0  | kΩ   |
| $\Delta V_{bl(int\text{-ext})}$ | difference between black level of internal and external signals at the outputs |                                                           | _    | _    | 10   | mV   |
| li                              | input current                                                                  | no clamping; note 3                                       | _    | 0.1  | 1    | μΑ   |
| FAST BLANKING                   | G (PINS RGB1 AND RGB2)                                                         |                                                           |      |      |      |      |
| Vi                              | input voltage                                                                  | no data insertion                                         | _    | _    | 0.4  | V    |
|                                 |                                                                                | data insertion                                            | 0.9  | _    | _    | V    |
| V <sub>i(max)</sub>             | maximum input pulse                                                            |                                                           | _    | -    | 3.5  | V    |
| l <sub>i</sub>                  | input current                                                                  |                                                           |      | -    | 0.2  | mA   |
| $\Delta t_{ m d(blank-RGB)}$    | delay difference between blanking and RGB signals                              | note 6                                                    | _    | _    | tbf  | ns   |
| $lpha_{	ext{sup(int)}}$         | suppression of internal YUV signals                                            | data insertion;<br>f <sub>i</sub> = 0 to 5 MHz; note 6    | 55   | _    | _    | dB   |
| $\alpha_{\text{sup(ext)}}$      | suppression of external RGB signals                                            | no data insertion;<br>f <sub>i</sub> = 0 to 5 MHz; note 6 | 55   | _    | _    | dB   |
| t <sub>d(blank-YUV)</sub>       | delay between blanking input and YUV outputs                                   |                                                           | _    | _    | tbf  | ns   |
| LUMINANCE OL                    | JTPUT (PIN YO); note 31                                                        |                                                           |      |      |      |      |
| $V_{o(p-p)}$                    | output signal amplitude (peak-to-peak value)                                   | black-to-white                                            | _    | 1.0  | _    | V    |
| Vo                              | output voltage during PALplus                                                  | black-to-white                                            | _    | 0.8  | _    | V    |
| $\Delta V_{bl(YUV-RGB)}$        | difference in black level between YUV and RGB mode                             |                                                           | _    | _    | 10   | mV   |

TDA9321H

| SYMBOL                          | PARAMETER                                          | CONDITIONS                           | MIN.  | TYP.  | MAX. | UNIT |
|---------------------------------|----------------------------------------------------|--------------------------------------|-------|-------|------|------|
| Z <sub>o</sub>                  | output impedance                                   |                                      | -     | _     | 250  | Ω    |
| Vo                              | output DC voltage level                            | black level                          | 2.8   | 3.0   | 3.2  | V    |
| B <sub>RGB(-3dB)</sub>          | -3 dB bandwidth of the RGB switch circuit          |                                      | 7     | -     | _    | MHz  |
| S/N                             | signal-to-noise ratio                              | f <sub>i</sub> = 0 to 5 MHz          | _     | 52    | _    | dB   |
| V <sub>su(bl)</sub>             | black set-up amplitude                             | bit MACP = 1 or<br>bit HD = 1        | 190   | 200   | 210  | mV   |
| t <sub>W(su)(bl)</sub>          | black set-up pulse width                           |                                      | _     | 52.8  | _    | μs   |
| t <sub>d</sub>                  | delay between mid sync at input and black set-up   | note 30                              | _     | 8.8   | _    | μs   |
| V <sub>offset</sub>             | offset voltage                                     | Y <sub>bl</sub> to re-inserted black | _     | _     | 10   | mV   |
| G <sub>(Y/CVBS-YO)</sub>        | gain from internal Y/CVBS                          |                                      | 1.35  | 1.43  | 1.50 |      |
|                                 | to YO                                              | bit MACP = 1 or<br>bit HD = 1        | 1.08  | 1.14  | 1.20 |      |
| UO AND VO SI                    | GNAL OUTPUTS (PINS UO AND VO)                      |                                      |       |       |      |      |
| V <sub>o(VO)(p-p)</sub>         | output voltage on pin VO (peak-to-peak value)      | standard EBU colour bar              | 0.88  | 1.05  | 1.25 | V    |
| V <sub>o(UO)(p-p)</sub>         | output voltage on pin UO (peak-to-peak value)      | standard EBU colour bar              | 1.12  | 1.33  | 1.58 | V    |
| Z <sub>o</sub>                  | output impedance                                   |                                      | _     | _     | 250  | Ω    |
| V <sub>O</sub>                  | output DC voltage level                            |                                      | 2.2   | 2.4   | 2.6  | V    |
| $\Delta V_{bl(YUV\text{-RGB})}$ | difference in black level between YUV and RGB mode |                                      | _     | _     | 10   | mV   |
| Colour Matr                     | IX FROM RGB TO YUV                                 |                                      |       |       | ·    |      |
| G                               | gain                                               |                                      | 0.40  | 0.40  | 0.46 |      |
|                                 | from RI to YO from GI to YO                        |                                      | 0.40  | 0.43  | 0.46 |      |
|                                 | from BI to YO                                      |                                      | 0.79  | 0.04  | 0.90 |      |
|                                 | from RI to UO                                      |                                      | 0.15  | 0.16  | 0.17 |      |
|                                 | from GI to UO                                      |                                      | 0.79  | 0.43  | 0.40 |      |
|                                 | from BI to UO                                      |                                      | 1.19  | 1.27  | 1.35 |      |
|                                 | from RI to VO                                      |                                      | 0.94  | 1.00  | 1.07 |      |
|                                 | from GI to VO                                      |                                      | 0.79  | 0.84  | 0.90 |      |
|                                 | from BI to VO                                      |                                      | 0.15  | 0.16  | 0.17 |      |
| Horizontal an                   | nd vertical synchronization                        |                                      | 10.70 | 15    | 1 5  |      |
| SYNC VIDEO IN                   |                                                    |                                      |       |       |      |      |
| V <sub>sync</sub>               | sync pulse amplitude                               | note 3                               | 35    | 300   | 350  | mV   |
| SL <sub>hor</sub>               | slicing level for horizontal sync                  | note 32                              | 50    | 55    | 60   | %    |
| SL <sub>vert</sub>              | slicing level for vertical sync                    | note 32                              | 35    | 40    | 45   | %    |
| vcit                            |                                                    | 1                                    | 1     | 1 . • | 1    |      |

TDA9321H

| SYMBOL                 | PARAMETER                                                 | CONDITIONS                                                                                      | MIN. | TYP.  | MAX. | UNIT |
|------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-------|------|------|
| HORIZONTAL O           | DSCILLATOR                                                |                                                                                                 |      | !     |      |      |
| f <sub>fr</sub>        | free-running frequency                                    |                                                                                                 | _    | 15625 | _    | Hz   |
| $\Delta f_{fr}$        | spread on free-running frequency                          |                                                                                                 | _    | _     | ±2   | %    |
| $\Delta f/\Delta V_P$  | frequency dependency with respect to the supply voltage   | $V_P = 8.0 \text{ V} \pm 10\%$ ; note 6                                                         | _    | 0.2   | 0.5  | %    |
| Δf/T                   | frequency variation with temperature                      | $T_{amb} = 0$ to 70 °C; note 6                                                                  | _    | _     | 80   | Hz   |
| FIRST CONTRO           | DL LOOP (PIN PH1LF); note 33                              |                                                                                                 | •    | •     |      | •    |
| f <sub>hr(PLL)</sub>   | PLL holding range                                         |                                                                                                 | _    | ±0.9  | ±1.2 | kHz  |
| f <sub>cr(PLL)</sub>   | PLL catching range                                        | note 6                                                                                          | ±0.6 | ±0.9  | _    | kHz  |
| S/N                    | signal-to-noise ratio                                     | for the video input signal at which the time constant is switched                               | 15   | 17    | 19   | dB   |
| hys <sub>sw</sub>      | hysteresis at the switching point                         |                                                                                                 | 2    | 3     | 4    | dB   |
| $\sigma_{\phi}$        | sigma value of phase jitter                               | in automatic mode; ±3 σ                                                                         | _    | _     | 5    | ns   |
| HORIZONTAL F           | PULSE OUTPUT AND CLAMP PULSE INP                          | UT/OUTPUT (PIN HA/CLP)                                                                          |      |       |      | •    |
| Switched to H          | HA output (bit HO = 1)                                    |                                                                                                 |      |       |      |      |
| V <sub>OH</sub>        | HIGH-level output voltage                                 | I <sub>o(source)</sub> = 2 mA                                                                   | 4.0  | 5.0   | 5.5  | V    |
| V <sub>OL</sub>        | LOW-level output voltage                                  | $I_{o(sink)} = 2 \text{ mA}$                                                                    | _    | 0.2   | 0.4  | V    |
| I <sub>o(sink)</sub>   | output sink current                                       |                                                                                                 | 2    | _     | _    | mA   |
| I <sub>o(source)</sub> | output source current                                     |                                                                                                 | 2    | _     | _    | mA   |
| t <sub>W</sub>         | pulse width                                               | at nominal horizontal frequency                                                                 | 4.6  | 4.7   | 4.8  | μs   |
| t <sub>d</sub>         | delay between mid sync of input and mid HA pulse          | note 30                                                                                         | 0.3  | 0.45  | 0.6  | μs   |
| Switched to 0          | CLP output (bit HO = 0)                                   |                                                                                                 | _    | •     | ,    | •    |
| t <sub>W</sub>         | pulse width                                               | at nominal horizontal frequency                                                                 | 3.5  | 3.6   | 3.7  | μs   |
| t <sub>d1</sub>        | delay between start of CLP pulse to start of black set-up | bit HD = 1 or<br>bit MACP = 1;<br>bits YD3 to YD0 = 1011;<br>at nominal horizontal<br>frequency | 5.2  | 5.3   | 5.4  | μs   |
| $t_{d2}$               | delay between mid sync of input and start CLP pulse       | note 30                                                                                         | 3.0  | 3.2   | 3.4  | μs   |
| Switched to 0          | CLP input (bit ECL = 1)                                   |                                                                                                 |      |       |      |      |
| V <sub>IL</sub>        | LOW-level input voltage                                   |                                                                                                 | 0    | _     | 0.6  | V    |
| V <sub>IH</sub>        | HIGH-level input voltage                                  |                                                                                                 | 2.4  | _     | 5.5  | V    |
| t <sub>W(clamp)</sub>  | clamping pulse width                                      |                                                                                                 | 1.8  | 3.5   | _    | μs   |

TDA9321H

| SYMBOL                  | PARAMETER                                                                                   | CONDITIONS                    | MIN. | TYP.    | MAX. | UNIT            |
|-------------------------|---------------------------------------------------------------------------------------------|-------------------------------|------|---------|------|-----------------|
| $\Delta V_{(clamp)(n)}$ | clamping offset between pins UO and VO                                                      |                               | -    | _       | 10   | mV              |
| Z <sub>i</sub>          | input impedance                                                                             |                               | 3    | -       | _    | ΜΩ              |
| VERTICAL OSC            | CILLATOR; note 34                                                                           |                               | '    |         |      | <b>'</b>        |
| f <sub>fr</sub>         | free-running frequency                                                                      | 50 Hz mode                    |      | 50      | _    | Hz              |
|                         |                                                                                             | 60 Hz mode                    | _    | 60      | _    | Hz              |
| f <sub>lock</sub>       | frequency locking range                                                                     |                               | 45   | 1-      | 64.5 | Hz              |
| D/D                     | divider ratio                                                                               | not locked                    | _    | 625/525 | _    | lines           |
| LR                      | locking range                                                                               |                               | 488  | _       | 722  | lines/<br>frame |
| VERTICAL PUL            | SE OUTPUT (PIN VA)                                                                          | ,                             |      | •       |      |                 |
| V <sub>OH</sub>         | HIGH-level output voltage                                                                   | I <sub>o(source)</sub> = 2 mA | 4.0  | 5.0     | 5.5  | V               |
| V <sub>OL</sub>         | LOW-level output voltage                                                                    | I <sub>o(sink)</sub> = 2 mA   | _    | 0.2     | 0.4  | V               |
| I <sub>o(sink)</sub>    | output sink current                                                                         |                               | 2    | Ī-      | _    | mA              |
| I <sub>o(source)</sub>  | output source current                                                                       |                               | 2    | _       | _    | mA              |
| t <sub>W</sub>          | pulse width                                                                                 | f <sub>VA</sub> = 50 Hz       | _    | 2.5     | _    | lines           |
|                         |                                                                                             | f <sub>VA</sub> = 60 Hz       | _    | 3.0     | _    | lines           |
| t <sub>d</sub>          | delay between start of vertical sync of input and positive edge of vertical pulse on pin VA | note 35                       | -    | 37.7    | -    | μs              |
| Z <sub>o</sub>          | output impedance                                                                            | bit ECL = 1                   | 3    | -       | _    | ΜΩ              |
| SANDCASTLE              | OUTPUT (PIN SCO)                                                                            |                               | •    | •       | •    | •               |
| General                 |                                                                                             |                               |      |         |      |                 |
| V <sub>z</sub>          | zero level voltage                                                                          |                               | 0    | 0.5     | 1.0  | V               |
| I <sub>o(sink)</sub>    | output sink current                                                                         |                               | _    | 0.5     | _    | mA              |
|                         | rtical blanking                                                                             |                               |      |         |      |                 |
| V <sub>o</sub>          | output voltage level                                                                        |                               | 2.2  | 2.5     | 2.8  | V               |
| I <sub>o(source)</sub>  | output source current                                                                       |                               | _    | 0.7     | _    | mA              |
| t <sub>W(h)</sub>       | horizontal blanking pulse width                                                             |                               | _    | 10      | 1-   | μs              |
| t <sub>d</sub>          | delay between start horizontal blanking and start clamping pulse                            |                               | -    | 6.4     | -    | μs              |
| Clamping pul            | 'se                                                                                         |                               |      |         |      |                 |
| Vo                      | output voltage level                                                                        |                               | 4.2  | 4.5     | 4.8  | V               |
| I <sub>o(source)</sub>  | output source current                                                                       |                               | _    | 0.7     | _    | mA              |
| t <sub>W</sub>          | pulse width                                                                                 |                               | _    | 3.6     | _    | μs              |

# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

| SYMBOL                   | PARAMETER                                                   | CONDITIONS                   | MIN. | TYP. | MAX. | UNIT |
|--------------------------|-------------------------------------------------------------|------------------------------|------|------|------|------|
| t <sub>d</sub>           | delay between mid sync of input and start of clamping pulse | note 30                      | 3.0  | 3.2  | 3.4  | μs   |
| I <sup>2</sup> C-BUS CON | TROL                                                        |                              |      |      |      |      |
| SCL AND SDA              | INPUTS/OUTPUTS (PINS SCL AND SI                             | DA)                          |      |      |      |      |
| Vi                       | input voltage range                                         |                              | 0    | _    | 5.5  | V    |
| V <sub>IL</sub>          | LOW-level input voltage                                     |                              | _    | _    | 1.5  | V    |
| V <sub>IH</sub>          | HIGH-level input voltage                                    |                              | 3.5  | _    | _    | V    |
| I <sub>IL</sub>          | LOW-level input current                                     | V <sub>IL</sub> = 0 V        | _    | _    | -10  | μΑ   |
| I <sub>IH</sub>          | HIGH-level input current                                    | V <sub>IH</sub> = 5.5 V      | _    | _    | 10   | μΑ   |
| V <sub>OL(SDA)</sub>     | LOW-level output voltage on pin SDA                         | $I_{OL(SDA)} = 3 \text{ mA}$ | _    | _    | 0.4  | <    |
| SW0 AND SW1              | OUTPUTS (PINS SWO AND SW1); n                               | ote 36                       |      |      |      | •    |
| V <sub>OH</sub>          | HIGH-level output voltage                                   |                              | 4.0  | 5.0  | 5.5  | V    |
| V <sub>OL</sub>          | LOW-level output voltage                                    |                              | _    | 0.2  | 0.4  | V    |
| I <sub>O(sink)</sub>     | output sink current                                         |                              | 2    | _    | _    | mA   |
| I <sub>O(source)</sub>   | output source current                                       |                              | 2    | _    | _    | mA   |

#### Notes to the characteristics

- 1. The two supply pins V<sub>P1</sub> and V<sub>P2</sub> must be decoupled separately but they must be connected to a single power supply to avoid too big differences between them.
- 2. On set AGC.
- 3. This parameter is not tested during production and is just given as application information for the designer of the television receiver.
- 4. Loop filter bandwidth  $B_{lpf} = 60$  kHz (natural frequency  $f_n = 15$  kHz; damping factor d = 2; calculated with top sync level as  $f_{PLL}$  input signal level). LC-VCO circuit between pins 7 and 8:  $Q_0 = 60$ ;  $C_{int} = 30$  pF.
- 5. The optimum temperature stability of the PLL can be obtained when a TOKO coil as given in Table 55 is applied.
- 6. This parameter is not tested during production but is guaranteed by the design and qualified by means of matrix batches which are made in the pilot production period.
- 7. Measured at 10 mV (RMS value) top sync input signal.
- 8. So called projected zero point, i.e. with switched demodulator.
- 9. Measured in accordance with the test line given in Fig.5. For the differential phase test the peak white setting is reduced to 87%.

The differential gain is expressed as a percentage of the difference in peak amplitudes between the largest and smallest value relative to the subcarrier amplitude at blanking level.

The differential phase is defined as the difference in degrees between the largest and smallest phase angle.

- 10. This figure is valid for the complete video signal amplitude (peak white-to-black). See Fig.6.
- 11. The noise inverter is only active in the 'strong signal mode' (no noise detected in the incoming signal).

TDA9321H

12. The input conditions and test set-up are given in Figs 8 and 9. The figures are measured with an input signal of 10 mV (RMS value). The intermodulation figures are defined:

$$\alpha_{0.92} = 20 \, \log\!\left(\frac{\text{V}_0 \text{at } 3.58 \, \text{MHz}}{\text{V}_0 \text{at } 0.92 \, \text{MHz}}\right) + 3.6 \, \text{dB} \; ; \; \alpha_{0.92} \; \text{value at } 0.92 \, \text{MHz} \; \text{referenced to black or white signal;}$$

$$\alpha_{2.76} = 20 \log \left( \frac{V_0 \text{ at } 3.58 \text{ MHz}}{V_0 \text{ at } 2.76 \text{ MHz}} \right)$$
;  $\alpha_{2.76}$  value at 2.76 MHz referenced to colour carrier.

- 13. Measured at an input signal of 10 mV (RMS value). The S/N is the ratio of black-to-white amplitude with respect to the black level noise voltage (RMS value). B = 5 MHz. Weighted in accordance with CCIR 567.
- 14. The AGC response time also depends on the acquisition time of the PLL demodulator. The values given are valid when the PLL is in lock.
- 15. The AFC control voltage is obtained from the control voltage of the VCO of the PLL demodulator. The tuning information is supplied to the tuning system via the I<sup>2</sup>C-bus. Two bits are reserved for this function. The AFC value is valid only when bit PL = 1.
- 16. The weighted S/N ratio is measured under the following conditions:
  - a) The VIF modulator must meet the following specifications:
    - Incidental phase modulation for black-to-white jumps less than 0.5 degrees.
    - QSS AF performance, measured with the television-demodulator AMF2 (audio output, weighted S/N ratio) better than 60 dB (deviation 27 kHz) for 6 kHz sine wave black-to-white modulation.
    - Picture-to-sound carrier ratio: PC/SC1 = 13 dB (transmitter).
  - b) The measurements must be carried out with the Siemens SAW filters G3962 for VIF and G9350 for SIF. Input level for SIF at 10 mV (RMS value) with 27 kHz deviation.
  - c) The PC/SC ratio at the VIF input is calculated as the addition of the TV transmitter ratio and the SAW filter PC/SC ratio. This PC/SC ratio is necessary to achieve the S/N<sub>W</sub> values as indicated.
- 17. Signal with negative-going sync. Amplitude includes sync pulse amplitude.
- 18. Indicated is a signal for a colour bar with 75% saturation (chrominance to burst amplitude ratio = 2.2 : 1).
- 19. When a signal is identified which can be combed (correct combination of colour standard and reference crystal) the comb filter is switched to that mode via pins 25 and 27 and then the filter is activated by switching on the reference carrier signal and connecting the output signals of the comb filter (pins 28 and 29) to the video processing circuits.
- 20. The subcarrier output signal can be used as a reference signal for external comb filter ICs (e.g. SAA4961). When bit ECMB = 0 the subcarrier signal is suppressed and the DC level is LOW. When bit ECMB = 1 the output level is HIGH and the subcarrier signal is present.
- 21. The outputs SYS1 and SYS2 can be used to switch the comb filter to the different colour standards (e.g. PAL-M, PAL-N, PAL-B/G and NTSC-M) and are controlled by the colour decoder identification circuit.
  - The setting of the outputs for the various standards is given in Table 56.
- 22. For the detection of the status of the incoming SCART signal a voltage divider with a ratio of 2: 3 has to be connected between pin 8 of the SCART plug and the detection input. The impedance of the voltage divider should not be too high-ohmic because of the input impedance of 100 k $\Omega$ .
- 23. When the decoder is forced to a fixed subcarrier frequency (via bits XA to XD or bit CM) the chrominance trap is always switched on, also when no colour signal is identified. When 2 crystals are active the chrominance trap is switched off if no colour signal is identified.
- 24. The typical group delay characteristic for the B/G standard is given in Fig.7.
- 25. At a chrominance input voltage of 660 mV (p-p) [colour bar with 75% saturation i.e. burst signal amplitude 300 mV (p-p)] the dynamic range of the ACC is +6 and –20 dB.
- 26. The ACL function can be activated by bit ACL. The ACL circuit reduces the gain of the chrominance amplifier for input signals with a C/C<sub>ACL</sub> which exceeds a value of 3.0.

# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

- 27. All frequency variations are referenced to 3.58 or 4.43 MHz carrier frequency. All oscillator specifications are measured with the Philips crystal series 9922 520 with a series capacitance C<sub>s</sub> = 18 pF. The oscillator circuit is rather insensitive to the spurious responses of the crystal. As long as the resonance resistance of the third overtone is higher than that of the fundamental frequency the oscillator will operate at the correct frequency. The typical crystal parameters for the crystal series are:
  - a) Load resonance frequencies  $f_l$ : 4.433619, 3.579545, 3.582056 and 3.575611 MHz;  $C_s = 20 \text{ pF}$ .
  - b) Motional capacitance  $C_{mot} = 20.6 \text{ fF}$  (4.43 MHz crystal) or  $C_{mot} = 14.7 \text{ fF}$  (3.58 MHz crystal).
  - c) Parallel capacitance  $C_p = 5.0 pF$ .

The minimum detuning range can only be specified if both the IC and the crystal tolerances are known and therefore the figures regarding catching range are only valid for the specified crystal series. In this figure tolerances of the crystal with respect to the nominal frequency, motional capacitance and ageing have been taken into account and have been counted for gaussic addition. Whenever different typical crystal parameters are used the following equation might be helpful for calculating the impact on the tuning capabilities:

Detuning range = 
$$\frac{C_{mot}}{\left(1 + \frac{C_p}{C_s}\right)^2}$$

The resulting detuning range should be corrected for temperature shift and supply voltage deviation of both the IC and the crystal. To guarantee a catching range of  $\pm 300$  Hz on 4.43 MHz the minimum motional capacitance of the crystal must have a value 13.2 fF or higher. For a catching range of 250 Hz with the 3.58 MHz crystal the minimum motional capacitance must have a value of 9 fF. The actual series capacitance in the application should be  $C_s = 18$  pF to account for parasitic capacitances on-chip and off-chip.

- 28. The hue control is active for NTSC on the demodulated colour difference signals and for PALplus on the demodulated helper signal.
- 29. This parameter indicates the bandwidth of the complete chrominance circuit including the chrominance band-pass filter. The bandwidth of the low-pass filter of the demodulator is approximately 1 MHz.
- 30. This delay is partially caused by the low-pass filter at the sync separator input.
- 31. The internal luminance signal (signal which is derived from the incoming CVBS or Y/C signals) has a separate gain control setting (controlled by the I<sup>2</sup>C-bus bits GAI1 and GAI0 and with a gain variation between –1 and +2 dB) which can be used to get an optimal input signal amplitude for the feature box.
- 32. The slicing level is independent of sync pulse amplitude. The given percentage is the distance between the slicing level and the black level (back porch). When the amplitude of the sync pulse exceeds the value of 350 mV the sync separator will slice the sync pulse at a level of 175 mV above top sync. The maximum sync pulse amplitude is 4 V (peak-to-peak value).
- 33. To obtain a good performance for both weak signal and VCR playback the time constant of the first control loop is switched depending on the input signal condition and the condition of the I<sup>2</sup>C-bus. Therefore the circuit contains a noise detector and the time constant is switched to the slow mode when too much noise is present in the signal. In the fast mode during the vertical retrace time the phase detector current is increased 50% so that phase errors due to head-switching of the VCR are corrected as soon as possible. Switching between the two modes can be automatic or overruled by the I<sup>2</sup>C-bus.

The circuit contains a video identification circuit which is independent of the first control loop. This identification circuit can be used to close or open the first control loop when a video signal is present or not present on the input. This enables a stable On Screen Display (OSD) when just noise is present at the input. The coupling of the video identification circuit with the first control loop can be revoked via the I<sup>2</sup>C-bus.

# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

To prevent the horizontal synchronization being disturbed by anti copy signals such as Macrovision the phase detector is gated during the vertical retrace period from line 11 to 17 (60 Hz signal) or from line 11 to 22 (50 Hz signal) so that pulses during scan have no effect on the output voltage. The width of the gate pulse is approximately  $22 \mu s$ . During weak signal conditions (noise detector active) the gating is active during the complete scan period and the width of the gate pulse is reduced to  $5.7 \mu s$  so that the effect of noise is reduced to a minimum.

The output current of the phase detector in the various conditions is shown in Table 57.

- 34. The timing pulses for the vertical ramp generator are obtained from the horizontal oscillator via a divider circuit. This divider circuit has 3 modes of operation:
  - a) Search mode large window.
    - This mode is switched on when the circuit is not synchronized or when a non-standard signal [number of lines per frame outside the range between 311 and 314 (50 Hz mode) or between 261 and 264 (60 Hz mode)] is received. In the search mode the divider can be triggered between line 244 and line 361 (approximately 43.3 to 64.5 Hz).
  - b) Standard mode narrow window.
    - This mode is switched on when more than 15 succeeding vertical sync pulses are detected in the narrow window. When the circuit is in the standard mode and a vertical sync pulse is missing the retrace of the vertical ramp generator is started at the end of the window. Consequently, the disturbance of the picture is very small. The circuit will switch back to the search window when, for 6 successive vertical periods, no sync pulses are found within the window.
  - c) Standard TV-norm [divider ratio 525 (60 Hz) or 625 (50 Hz)].
    - When the system is switched to the narrow window a check is performed to establish whether the incoming vertical sync pulses are in accordance with the TV-norm. When 15 standard TV-norm pulses are counted the divider system is switched to the standard divider ratio mode. In this mode the divider is always reset at the standard value even if the vertical sync pulse is missing.
    - When 3 vertical sync pulses are missed the system switches back to the narrow window and when also in this window no sync pulses are found (condition 3 missing pulses) the system switches over to the search window.

The vertical divider needs some waiting time during channel-switching of the tuner. When a fast reaction of the divider is required during channel-switching the system can be forced to the search window by means of bit NCIN in subaddress 06.

- 35. The delay between the positive edge of VA and the positive edge of CLP (≈ negative edge of HA) after VA is 32.0 μs for field 1 and 0 μs for field 2. Especially for PALplus signals the regenerated VA pulses must have a fixed and known phase relation to the undisturbed VA pulses of the incoming video signal. This relationship must remain correct as long as the vertical divider is in the standard mode (indirect sync mode). Therefore the coincidence window used here must be a half line window. With a well defined phase relationship of the generated VA pulses to the generated HA pulses a correct field identification and all the required timing signals referring to a certain line in each frame can be generated externally in the PALplus decoder environment.
- 36. Pins 19 and 22 are for general purpose outputs that can be used to switch external circuits e.g. sound traps, etc. They are controlled via the I<sup>2</sup>C-bus by bits OS0 (pin 19) and OS1 (pin 22).

# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

Table 55 Coil data for the VIF-PLL demodulator (approximated coil values)

| f <sub>VIF</sub><br>(MHz) | f <sub>VCO</sub><br>(MHz) | L<br>(nH) | TOKO SAMPLE NUMBER | REMARKS                                |
|---------------------------|---------------------------|-----------|--------------------|----------------------------------------|
| 38.9                      | 77.8                      | 150       | P369INAS-159HM     | Ø 5 mm; 5 km long; TC = 30 ±100 ppm/°C |
| 45.75                     | 91.5                      | 100       | P369INAS-160HM     |                                        |
| 58.75                     | 117.5                     | 70        | P369INAS-161HM     |                                        |

Table 56 Switching conditions of pins SYS1 and SYS2

| COLOUR STANDARD      | SYS1 | SYS2 | ACTIVE CRYSTAL |
|----------------------|------|------|----------------|
| PAL-M                | LOW  | LOW  | С              |
| PAL-B, G, H, D and I | LOW  | HIGH | A              |
| NTSC-M               | HIGH | LOW  | D              |
| PAL-N                | HIGH | HIGH | В              |

Table 57 Output current of the phase detector in the various conditions

| I <sup>2</sup> C-BUS COMMANDS |     |     | IC  | CONDITIO | NS   | φ-1 CURRENT/MODE |      |        |                   |      |
|-------------------------------|-----|-----|-----|----------|------|------------------|------|--------|-------------------|------|
| VID                           | POC | FOA | FOB | IDENT    | COIN | NOISE            | SCAN | V-RETR | GATING            | MODE |
| _                             | 0   | 0   | 0   | yes      | yes  | no               | 180  | 270    | no <sup>(1)</sup> | auto |
| _                             | 0   | 0   | 0   | yes      | yes  | yes              | 30   | 30     | yes               | auto |
| _                             | 0   | 0   | 0   | yes      | no   | -                | 180  | 270    | no                | auto |
| _                             | 0   | 0   | 1   | yes      | yes  | -                | 30   | 30     | yes               | slow |
| _                             | 0   | 0   | 1   | yes      | no   | -                | 180  | 270    | no                | slow |
| _                             | 0   | 1   | 0   | yes      | yes  | no               | 180  | 270    | yes               | fast |
| _                             | 0   | 1   | 0   | yes      | yes  | yes              | 30   | 30     | yes               | slow |
| _                             | _   | 1   | 1   | _        | _    | -                | 180  | 270    | no                | fast |
| 0                             | 0   | _   | _   | no       | _    | -                | 6    | 6      | no                | OSD  |
| _                             | 1   | _   | _   | _        | _    | _                | _    | _      | _                 | off  |

#### Note

1. When the Macrovision is active a gating is present during a part of the vertical retrace, pulse width 22  $\mu$ s. In the other gating conditions the pulse width is 5.7  $\mu$ s and the gating is continuous.

# TDA9321H





# TDA9321H





# TDA9321H





# TDA9321H

# **TEST AND APPLICATION INFORMATION**



TDA9321H

# **PACKAGE OUTLINE**

QFP64: plastic quad flat package; 64 leads (lead length 1.95 mm); body 14 x 20 x 2.8 mm

SOT319-2



#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER          | ENCES | EUROPEAN                   | ISSUE DATE                      |  |
|----------|-----|----------------|-------|----------------------------|---------------------------------|--|
| VERSION  | IEC | IEC JEDEC EIAJ |       | PROJECTION                 | ISSUE DATE                      |  |
| SOT319-2 |     |                |       | $ \  \   \bigoplus  \big($ | <del>95-02-04</del><br>97-08-01 |  |

# I<sup>2</sup>C-bus controlled TV input processor

# TDA9321H

#### SOLDERING

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

# **Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

# Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300\ ^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

# Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                  | SOLDERING METHOD                  |                       |  |  |
|--------------------------|-----------------------------------|-----------------------|--|--|
| PACKAGE                  | WAVE                              | REFLOW <sup>(1)</sup> |  |  |
| HLQFP, HSQFP, HSOP, SMS  | not suitable <sup>(2)</sup>       | suitable              |  |  |
| PLCC <sup>(3)</sup> , SO | suitable                          | suitable              |  |  |
| LQFP, QFP, TQFP          | not recommended <sup>(3)(4)</sup> | suitable              |  |  |
| SQFP                     | not suitable                      | suitable              |  |  |
| SSOP, TSSOP, VSO         | not recommended <sup>(5)</sup>    | suitable              |  |  |

#### **Notes**

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

# I<sup>2</sup>C-bus controlled TV input processor

TDA9321H

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
| Limiting values           |                                                                                       |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

# PURCHASE OF PHILIPS I2C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

1998 Dec 16 43

# Philips Semiconductors – a worldwide company

Argentina: see South America

Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113,

Tel. +61 2 9805 4455, Fax. +61 2 9805 4466

Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010,

Fax. +43 160 101 1210

Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6,

220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773

**Belgium:** see The Netherlands **Brazil:** see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG,

Tel. +852 2319 7888, Fax. +852 2319 7700

Colombia: see South America
Czech Republic: see Austria

Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S,

Tel. +45 32 88 2636, Fax. +45 31 57 0044 **Finland:** Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920

France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,

Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 23 53 60, Fax. +49 40 23 536 300

Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS,

Tel. +30 1 4894 339/239, Fax. +30 1 4814 240

Hungary: see Austria

India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025,

Tel. +91 22 493 8541, Fax. +91 22 493 0966

 $\textbf{Indonesia:} \ \mathsf{PT} \ \mathsf{Philips} \ \mathsf{Development} \ \mathsf{Corporation}, \ \mathsf{Semiconductors} \ \mathsf{Division},$ 

Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080

Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200

Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007

Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557

**Japan:** Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077

Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL,

Tel. +82 2 709 1412, Fax. +82 2 709 1415

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,

Tel. +60 3 750 5214, Fax. +60 3 757 4880

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381

Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 **Norway:** Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

Pakistan: see Singapore

**Philippines:** Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

**Poland:** Ul. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain Romania: see Italy

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,

2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000,

Tel. +27 11 470 5911, Fax. +27 11 470 5494 **South America:** Al. Vicente Pinzon, 173, 6th floor,

04547-130 SÃO PAULO, SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 821 2382

**Spain:** Balmes 22, 08007 BARCELONA, Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 5985 2000, Fax. +46 8 5985 2745 **Switzerland:** Allmendstrasse 140, CH-8027 ZÜRICH,

Tel. +41 1 488 2741 Fax. +41 1 488 3263 **Taiwan:** Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1,

TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd.,

209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL,

Tel. +90 212 279 2770, Fax. +90 212 282 6707

**Ukraine**: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381

**Uruguay:** see South America **Vietnam:** see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 625 344, Fax.+381 11 635 777

**For all other countries apply to:** Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1998 SCA60

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands 545104/750/01/pp44 Date of release: 1998 Dec 16 Document order number: 9397 750 04062

Let's make things better.

Internet: http://www.semiconductors.philips.com





