# Dose Rate Response of Advanced CMOS Products

This paper investigates the dose rate radiation response of an Advanced CMOS product: the FACT<sup>TM</sup> (Fairchild Advanced CMOS Technology) 54AC299, 8-Input Universal Shift/Storage Register with Common Parallel I/O pins. Data demonstrates:

- The latchup-free capability of this FACT device type
- Its dose rate upset threshold level

As radiation hardness requirements increase, Advanced CMOS technologies, such as National Semiconductor's FACT logic, must meet these demands.

One assurance requirement in a dose rate environment is device latchup immunity. By utilizing FACT radiation latchup-free product, system designers improve their system's electrical performance, reduce power consumption, increase usable board area, and decrease user cost while improving the radiation hardness of the total system.

Associated with this gamma dot environment is dose rate upset threshold level. Knowledge of this threshold level enables system designers to determine the circumvention scheme that will prevent data loss. The upset threshold level varies with each Advanced CMOS process, layout (design rules), and device-circuit design. This is generally one to two orders of magnitude lower than the latchup level.

#### FABRICATION OF FACT LOGIC

National's FACT 54AC299 device utilizes a CMOS-EPI (epitaxial silicon) in its fabrication. This process features a P-well design using N+ <100> substrate and N-type <100> EPI starting material. The EPI material has a thickness of less than 8  $\mu m.$ 

Isolation between MOSFETs is accomplished through the LOCOS unhardened field oxide. Gate oxide thickness is less than 250  $\mu$ m. The typical effective length value of this single polysilicon self-aligned gate process is 1.3  $\mu$ m for both P- and N-channel MOSFETs.

Two low temperature oxides are employed for interlayer dielectrics. Planarization is accomplished through a sputter etch method. The dual-layer metalization process uses sputtered AL-1.5% Si metal which is plasma etched. The final passivation is PECVD silicon nitride. *Figure 1* shows the final cross section of this process. National Semiconductor Application Note 924 Michael C. Maher February 1994



The topography of the FACT CMOS-EPI process features 2  $\mu$ m geometries and spacings, a 4.5  $\mu$ m Metal 1 pitch, and 0.5  $\mu$ m alignment. Nine mask steps are employed, based on FACT design rules. Vias and contact design rules are 2.0  $\mu$ m square. Metal 1 has a designed width of 2.5  $\mu$ m while the Metal 2 designed width is 3.5  $\mu$ m. Tables I and II provide a summary of the process.

#### 54AC299 CIRCUIT DESCRIPTION

The FACT 54AC299 device under test (DUT) is an 8-bit universal shift/storage register with common parallel I/O pins (*Figure 2*).

Like all of National's FACT products, the 54AC299 is guaranteed to have MIL Class 2 ESD immunity.

Common paralleled I/O pins reduce pin count. Each I/O pin connects to both an input and an output and can be viewed as having three states: input, output, and output disabled. The 54AC299 device has four operating modes: shift left, shift right, store, and load. The circuit utilizes eight positive edge-triggered D-type flip-flops and the interstage logic to perform various synchronous operating modes. The type of operation is selected by SO and SI pins.

All flip-flop outputs are brought out through TRI-STATE® buffers. These outputs and parallel load inputs are multiplexed to reduce the total number of package pins. Additional output pins are provided for flip-flops. 00, 07 to allow easy serial cascading. A separate active LOW Master Reset is used to reset the register. This LOW signal on MR overrides the Select and CP inputs and resets the flip-flops. All other state changes are initiated by the rising edge of the clock. Inputs can change when the clock is in either state provided that the recommended setup and hold times, relative to the rising edge of CP, are observed.

A HIGH signal on either OE1 or OE2 disables the TRI-STATE buffers and puts the I/O pins in the HIGH impedance state. In this condition, shift, hold, load, and reset operations may still occur. The TRI-STATE buffers are also disabled by HIGH signals on both S0 and S1 in preparation for a parallel load operation.

Dose Rate Response of Advanced CMOS Products

AN-924

TRI-STATE® is a registered trademark of National Semiconductor Corporation. FACT™ (Fairchild Advanced CMOS Techonolgy) is a trademark of National Semiconductor Corporation

© 1995 National Semiconductor Corporation TL/F/11648

RRD-B30M75/Printed in U. S. A





# DOSE RATE TEST METHODOLOGY

To obtain a full understanding of the dose rate response of the DUT, a thorough test flow diagram was developed and implemented. Testing occurred at Boeing Radiation Effects Laboratory (BREL) in Seattle, Washington, utilizing a LINAC. The 54AC299 was characterized for dose rate upset threshold levels, latchup windows, latchup levels, and survivability. Each irradiated device underwent a preradiation electrical test to establish its initial value. This was followed by different dose rate testings. To diminish instrumentation timing readjustments for each pulse width, 50 ns upset latchup testing was performed prior to widening the radiation pulse to 1 µs.

Dose rate upset testing was performed to determine the "worst case" threshold level for output transient upset both in the enabled and disabled conditions. The device was also tested for itnernal data loss (stored data data) resulting from the prompt gamma dose rate level.

Static conditions were irradiated first, establishing a reference point for internal upset and transient-output upset. Once these conditions were met, the short pulse radiation was applied and any transients on the output pins were recorded. Within 50  $\mu s$  after the irradiation pulse, a functional test determined if internally-stored data was upset by the irradiation pulse.

The upset level was determined by successive approximation methodology, first at the lowest V<sub>CC</sub> value. The lowest upset level was established at 4.0V DC; the next step increased V<sub>CC</sub> to 5.0V DC, repeating the test without changing the dose rate level.

Dynamic testing determined if upset threshold levels changed at a lower dose rate when the DUT was clocked, compared with static condition results. In addition, the  $+25^{\circ}$  latchup test determined if latchup occurs at a lower dose rate when dynamic conditions are employed.

Several contributing factors can cause upset during dynam-

ic operation when performing transient irradiation:

- · Shift operating mode
- Stored data pattern when the radiation pulse occurs

- Radiation pulse width
- The relative position of the radiation pulse with respect to the clock's transition edge

For 50 ns testing, the radiation pulse was adjusted to occur at different times during the clock duty cycle. For 1  $\mu$ s testing, the radiation pulse width was adjusted to encompass the entire clock pulse. If dynamic testing failed at lower upset levels than static conditions, this represented the final "worst case" upset threshold.

The objectives of dose rate latchup and survivability tests were:

- · Determination of the device's susceptibility to latchup
- Determination of "worse case" conditions (temperature, V<sub>CC</sub>) for producing latchup
- Recovery time measurements as a function of dose rate if latchup does not occur
- Survivability evaluation and degradation analysis when the device is subjected to high dose rate and prompt dose levels

Latchup tests began with the static conditions. Successive approximation methodology determined exact latchup levels. Various combinations of  $V_{CC}$  and temperature established the "worst case" condition.

An investigation was also performed to determine if latchup windows existed. The dose rate was slowly increased while observing the sample response for latchup. Four dose rate levels per decade using 1-2-4-8 sequence were employed at the maximum temperture ( $+117^{\circ}$ C).

- In addition, reliability tests were performed to:
- Demonstrate latchup survivability as a function of increasing number of exposures
- Investigate any total-dose-induced degradation resulting from cumulative ionizing dose delivered in the form of short duration, high intensity pulses

Electrical characterization before and after exposure to prompt radiation pulses during the reliability study determined if any parameter degradation has occurred. Failure of test items can result from device parameters which exceed specification limits as well as from functional failure.

#### **DISCUSSION OF DOSE RATE TESTING: 54AC299**

Several additional observations resulting from the dose rate testing and characterization are discussed here.

The first observation regards upset threshold levels. Rather than reflect the actual upset level of the device, upset levels were lower.

During the 50 ns pulse dose rate testing, observation suggested that apparent upset threshold levels resulted from transient spikes on power and/or ground pins. The test circuit was evaluated relative to the magnitude of inductance contained in the combination of device and test circuitry. Modifications were made to the test circuitry to improve and optimize the dose rate fixturing. This significantly improve testing accuracy.

As a result, series inductance must be considered a major detractor in establishing the true upset threshold level for a device, whether in a system design or in characterization testing. Care must be taken to minimize internal device inductance as well as the inductance occurring on the circuit board or in the overall system. This impacts the choice of device package, board design, and power supply design.

Utilizing the capacitor improve the 50 ns pulse dose rate upset threshold level by a factor of 1.53 to 2.05. Less improvement was observed for the 1  $\mu$ s pulse dose rate upset threshold level (factor between 1.1 and 1.43). The 1  $\mu$ s data is less affected due to the rise and fall times of the 1  $\mu$ s radiation pulse being slower than the 50 ns pulse. Therefore, inductive effects are reduced for the wider pulse. Further investigation will determine if this apparent upset threshold level is a function of dose rate edge effect  $\lambda$ .

As a second observation, the lowest threshold was observed for HIGH state (HIGH to LOW transition) on the registers' outputs. A small change in dose rate caused an output to go from "no upset" to an "upset" condition. This was an extremely sharp response. In the majority of cases, all eight outputs changed from HIGH to LOW state; in some cases only one or a few outputs changed. But with a small increase in dose rate, all otuputs changed. Variances in upset threshold levels between different outputs were insignificant and in most cases could not be accurately measured. It was noted that the surge current at dose rate levels was significantly high, with a peak range between 300 mA-1.0A.

As a third observation, the dose rate pulse impacted the upset threshold level when the device outputs were in the disable (high impedence) state. Internally stored data in the disabled condition was upset at the same dose rate level when in the active mode. However, the output voltage in the disabled state is affected by both the radiation pulse and the load connected to the disabled output.

If the amplitude of these transient voltages on the disabled outputs is of sufficient magnitude, then the interface circuitry would interpret it as a change in logic state. It was observed that the magnitude and duration of radiation-induced transient voltages on the I/O pins is a function of the output loading. Additionally, the transient pulse in every case was positive-going with the transient pulse's amplitude increasing with increased dose rate. Therefore, transient upset in the disabled state is dependent upon circuit application, output loading, and the upset definition of criteria. Recovery time is also dependent upon output loading. Disabled state recovery time is fast when using low impedance output load with minimum capacitive loading on the I/O.

Finally, extensive dose rate testing of the same device samples are avoided in order to reduce any impact of total ionization damage. The 50 ns pulse contained a total dose value of 500 rad(Si) while the 1  $\mu$ s pulse contained 5000 rad(Si). The inability to load and shift new data patterns was another and test condition that was utilized to indicate that a latchup condition has occurred.

Upon completion of all dose rate testing, all irradiated units and control units were retested and electrically characterized at  $+25^{\circ}$ C to assure that each device met the specification limits. This ensured that all previous testing was completely performed and that these functional parts were not significantly degraded by total dose radiation or electrical overstress.

When testing FACT products, any inductance in the test circuit impacts the measured radiation upset levels of the DUT. Therefore, it is very important to minimize or negate any inductance. Otherwise, the peak surge current value interferes with the accurate measurement of the upset level by as much as 50% change.

#### CONCLUSION

Analysis of the FACT 54AC299 upset test data indicates that minimum upset threshold levels occurred under the worst case conditions or a wide pulse (1  $\mu$ s), lowest V<sub>CC</sub> voltage (4.0V DC), and the DUT in the dynamic operating mode. Measured minimum upset levels were 1.90 to 2.22 x 10<sup>9</sup> rad (Si)/sec for these test conditions.

Static operation, using the same set of test conditions, showed a range of minimum upset levels rom 2.56 to 2.80 x  $10^9$  rad(Si)/sec. *Figures 3* and 4 are representative of upset results.

Narrow pulse (50 ns) data demonstrated radiation upset levels from 4.40 to 5.66 x  $10^9\,rad(Si)/sec$  under dynamic operation.

In addition, these factors also affected upset level sensitivity:

- · The output states of the device
- The relative position between the occurrence of the radiation pulse and the device's clock pulse

The lowest threshold, for transient output as well as for internal upset, occurred with the outputs in the HIGH state and the radiation pulse occurring on the rising clock edge. Associated with these radiation upset levels were power supply surge currents. Peak surge current values ranged between 300 mA and 1.0A. Table III shows data for narrow pulse and wide pulse upset testing. While considerable effort was made to reduce and eliminate inductance, the final upset threshold levels may still be partially due to inductive effects, both internal and external to the 54AC299 device. Upset threshold levels in the high impedance (disabled) state of the DUT consist of:

- A state change in the internal storage elements
- Transient voltages at the I/O pins which could be falsely detected by interfacing circuitry as a change in logic state

The magnitude and duration of the transient voltages on the I/O pins in the disabled state were very dependent on the output loading on these pins. Transient response was always positive-going with its amplitude rising with increasing dose rate. These tests results demonstrate that the transient characterization of the disabled state are complex without specific loading conditions and/or upset criteria being defined.

Using more resistive loading rather than reactive loading on I/O pin reduces the disabled state recovery time. Disabled state testing also showed that the internal upset level was unaffected whether the output pin was active or disabled.

Upon completion of radiation upset testing, latchup and survivability tests were performed at  $+25^\circ\text{C}, +80^\circ\text{C}, +100^\circ\text{C},$  and 116°C for V<sub>CC</sub> = 4.5V DC, 5.0V DC, and 5.5V DC. Test results indicated no latchup occurred for either narrow pulse (50 ns) or wide pulse (1  $\mu\text{s})$  radiation. The radiation test

level for narrow pulse was  $10^{10}$  rad(Si)/sec at  $+25^{\circ}$ C. Due to the heating circuit of the tester, the highest radiation level was limited at  $+117^{\circ}$ C to  $7.5 \times 10^9$  rad(Si)/sec. *Figures 5* and *6* are examples of latchup test results. After completion of latchup and survivability tests, verification of latchup windows was performed. Test results indicate no existence of latchup windows or burnout under worst case conditions for narrow and wide pulse radiation.

Observations showed that the peak surge current is linear with dose rate for both 50 ns and 1  $\mu$ s pulse widths. The wide pulse surge current indicated both prompt and delayed components. The delayed component had a 1  $\mu$ s fall time. Both the narrow and wide pulse widths for these latchup tests had surge current recovery times at the highest levels of 2  $\mu$ s or less. Table IV shows the latchup test results.

Table V is the reliability study summary. Results show that no significant degradation occurred from performing multiple exposures of 500 rad(Si) while biased at maximum V<sub>CC</sub> = 5.5V DC. The total dose levels were 1, 2, 4, 6, 8, and 10 krad(Si). In addition to these reliability study results, other samples received total dose level between 25 to 70 krad(Si). Post irradiation electrical parameter measurements indicated that only I<sub>CC</sub> shows any significant change as a result of radiation testing; the maximum change in I<sub>CC</sub> was less than 1.5  $\mu$ A.

Overall results of this comprehensive dose rate testing indicate that products built on the FACT process, such as the 54AC299, are latchup immune with an upset level greater than 10<sup>9</sup> rad(Si)/sec. FACT products offer system and circuit designers a cost effective solution for radiation hardness in both tactical and space environments.

| TABLE I. FACT CMOS Process                                                                                 |                                          |               |                 | TABLE II. FACT CMOS Process |                |                        |  |
|------------------------------------------------------------------------------------------------------------|------------------------------------------|---------------|-----------------|-----------------------------|----------------|------------------------|--|
| PROCESS FEATURES                                                                                           |                                          |               |                 | Name                        | Description    |                        |  |
| P-well                                                                                                     |                                          |               |                 | Active                      | Defines Active | areas                  |  |
| EPI starting material     Stepper-based lithography                                                        |                                          |               |                 | P-well                      | Defines P-well | areas                  |  |
| Positive resist                                                                                            |                                          |               | 3               | Polysilicon                 | Defines poly a | ates and interconnects |  |
| Dry etch                                                                                                   |                                          |               | 4               | N + implant                 | Defines N+ ar  | eas for implant        |  |
| <ul> <li>Oxide isolation</li> <li>250A gate evide</li> </ul>                                               |                                          |               | -               |                             |                |                        |  |
| <ul> <li>Single polysilicon</li> </ul>                                                                     |                                          |               | 5               | Contact                     | N+ P+ and      | Polysilicon            |  |
| <ul> <li>1.3 micron typical Leff (</li> </ul>                                                              | (N and P)                                |               | 6               | Motal 1                     | Dofinos Motal  | 1 interconnect         |  |
| 1 ns typical gate delay                                                                                    | (5V V <sub>CC</sub> , room               |               |                 |                             | Defines Metal  |                        |  |
| temperature, fanout-3)                                                                                     | Simotol                                  |               |                 | Via                         | Defines Metal  | 2 contacts to Metal 1  |  |
| <ul> <li>Sputtered dual-layer AT</li> <li>Sputter etch planarization</li> </ul>                            | -Si metai<br>ons                         |               | 8               | Metal 2                     | Defines Metal  | 2 interconnect         |  |
| <ul> <li>Silicon nitride passivation</li> </ul>                                                            | on                                       |               | 9               | Passivation                 | Opens bond pa  | ads                    |  |
| <ul> <li>2 micron geometries an</li> <li>4.5 micron metal 1 pitcl</li> <li>0.5 micron alignment</li> </ul> | na spacings<br>h<br>TABLE III. 54AC299 I | Dose Rate Ups | et Sum          | mary, Active                | Outputs        |                        |  |
|                                                                                                            | Static Conditions Dynamic Conditions     |               |                 |                             |                |                        |  |
| V <sub>CC</sub>                                                                                            | 4.0V                                     | 5.0V          | /               |                             | 4.0V           | 5.0V                   |  |
| S/N                                                                                                        | [E9]                                     | [E9]          |                 |                             | [E9]           | [E9]                   |  |
| rad(Si) rad(S                                                                                              |                                          |               |                 | r                           | ad(Si)         | rad(Si)                |  |
|                                                                                                            |                                          | 5             | 0 ns Up         | set Threshol                | ds             | I                      |  |
| 11                                                                                                         | 6.11                                     | 8.44          | ļ               |                             | 5.66           |                        |  |
| 12                                                                                                         | 6.54                                     | 8.50          | )               |                             | 4.65           |                        |  |
| 13                                                                                                         | 6.26                                     | 7.99          | )               |                             | 4.74           |                        |  |
| 14                                                                                                         | 6.39                                     | 8.02          |                 |                             | 5.34           |                        |  |
| 15                                                                                                         | 5.69                                     | 8.26          | )               |                             | 4.65           |                        |  |
| 16                                                                                                         | 5.42 8.1                                 |               |                 |                             | 4.00           |                        |  |
| 17                                                                                                         | 6.35                                     | 8.13          | 5               |                             | 4.87           |                        |  |
| 18                                                                                                         | 6.11                                     | 8.10          | )               |                             | 4.79           |                        |  |
| 19                                                                                                         | 5.99                                     | 7.84          |                 |                             | 4.40           |                        |  |
| 20                                                                                                         | 6.29                                     | 7.68          | }               |                             | 4.94           |                        |  |
| Minimum:                                                                                                   | 5.42                                     | 7.68          | 3               |                             | 4.40           |                        |  |
| Maximum:                                                                                                   | 6.54                                     | 8.50          | )               |                             | 5.66           |                        |  |
| Mean:                                                                                                      | 6.11                                     | 8.11          |                 |                             | 4.89           |                        |  |
|                                                                                                            |                                          | 1             | μ <b>s Up</b> : | set Threshold               | ls             |                        |  |
| 21                                                                                                         |                                          |               |                 |                             | 1.90           | 2 27                   |  |
| 22                                                                                                         |                                          |               |                 |                             | 1.93           | 2.46                   |  |

\_

Minimum: Maximum: Mean:

| 16       | 5.42                  | 8.11 | 4.85  |      |  |  |  |
|----------|-----------------------|------|-------|------|--|--|--|
| 17       | 6.35                  | 8.13 | 4.87  |      |  |  |  |
| 18       | 6.11                  | 8.10 | 4.79  |      |  |  |  |
| 19       | 5.99                  | 7.84 | 4.40  |      |  |  |  |
| 20       | 6.29                  | 7.68 | 4.94  |      |  |  |  |
| 1inimum: | 5.42                  | 7.68 | 4.40  |      |  |  |  |
| laximum: | 6.54                  | 8.50 | 5.66  |      |  |  |  |
| lean:    | 6.11                  | 8.11 | 4.89  |      |  |  |  |
|          | 1 μs Upset Thresholds |      |       |      |  |  |  |
| 21       |                       |      | 1.90  | 2.27 |  |  |  |
| 22       |                       |      | 1.93  | 2.46 |  |  |  |
| 23       |                       |      | 1.99  | 2.40 |  |  |  |
| 24       |                       |      | 2.08  | 2.66 |  |  |  |
| 25       |                       |      | 2.10  | 2.57 |  |  |  |
| 26       |                       |      | 1.94  | 2.66 |  |  |  |
| 27       |                       |      | 1.99  | 2.64 |  |  |  |
| 28       |                       |      | 2.11  | 2.42 |  |  |  |
| 29       |                       |      | 2 1 1 | 2 32 |  |  |  |
| 20       |                       |      | 2.11  | 2.02 |  |  |  |

1.90 2.22 2.04

2.27 2.66 2.48

| TABLE IV. Latchup Test Results: Static Condition |                    |            |            |            |  |  |  |
|--------------------------------------------------|--------------------|------------|------------|------------|--|--|--|
| Rad Pulse                                        | Temperature        |            |            |            |  |  |  |
| Width                                            | +25°C +80°C +100°C |            | + 117°C    |            |  |  |  |
| 50 ns                                            | No Latchup         | No Latchup | No Latchup | No Latchup |  |  |  |
| 1 μs                                             | No Latchup         | No Latchup | No Latchup | No Latchup |  |  |  |

TEST CONDITIONS

Pulse Width: 50 (+4) ns  $V_{CC}$  Voltage: +5.50 $V_{DC}$ 

Temperature: +25°C

Test No.: 5 (active outputs, 01010101 pattern)

| TABLE V. 54AC299 Reliability Study Summary |                                                      |                                                                                      |                                                                           |                   |                                                                                              |                                                                                                      |                                                                                               |                                                                |
|--------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------|
|                                            |                                                      | Dose Rate                                                                            | Dose Rate                                                                 | Total             | Icc                                                                                          |                                                                                                      | Current                                                                                       | Normalized                                                     |
| S/N                                        | No.                                                  | x IE10<br>[rad(Si)]                                                                  | Shot<br>[rad(Si)]                                                         | Dose<br>[rad(Si)] | Pre<br>(mA)                                                                                  | Post<br>(mA)                                                                                         | Delta I <sub>CC</sub><br>(mA)                                                                 | [mA PER IE9]<br>[rad(Si)]                                      |
| 6                                          | 1<br>2                                               | 1.02<br>1.04                                                                         | 520<br>533                                                                | 1,053             | 2.37<br>2.36                                                                                 | 3.15<br>3.16                                                                                         | 1,028<br>1,048                                                                                | 101<br>101                                                     |
| 7                                          | 1<br>3<br>3<br>4                                     | 1.04<br>1.02<br>1.05<br>1.06                                                         | 521<br>505<br>513<br>528                                                  | 2,067             | 2.51<br>2.49<br>2.40<br>2.49                                                                 | 3.20<br>3.19<br>3.19<br>3.19<br>3.19                                                                 | 1,000<br>988<br>995<br>1,006                                                                  | 96<br>97<br>95<br>95                                           |
| 8                                          | 1<br>2<br>3<br>4<br>5                                | 1.06<br>1.05<br>1.03<br>1.05<br>1.04                                                 | 530<br>528<br>521<br>518<br>524                                           | 0.1.17            | 2.45<br>2.43<br>2.43<br>2.42<br>2.41                                                         | 3.18<br>3.17<br>3.17<br>3.16<br>3.17                                                                 | 1,019<br>1,020<br>1,031<br>1,022<br>1,011                                                     | 96<br>97<br>100<br>97<br>97                                    |
| 9                                          | 6<br>1<br>2<br>3<br>4<br>5<br>6<br>7                 | 1.06<br>1.07<br>1.04<br>1.06<br>1.03<br>1.06<br>1.08<br>1.05                         | 526<br>546<br>527<br>538<br>521<br>518<br>538<br>538<br>543               | 3,147             | 2.43<br>2.47<br>2.46<br>2.45<br>2.46<br>2.45<br>2.43<br>2.43<br>2.43                         | 3.16<br>3.17<br>3.19<br>3.16<br>3.17<br>3.17<br>3.17<br>3.17                                         | 990<br>995<br>994<br>998<br>986<br>997<br>998                                                 | 95<br>93<br>96<br>94<br>97<br>93<br>92<br>95                   |
| 10                                         | 8<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10 | 1.03<br>1.08<br>1.07<br>1.03<br>1.03<br>1.06<br>1.06<br>1.05<br>1.03<br>1.05<br>1.05 | 521<br>540<br>534<br>520<br>538<br>540<br>533<br>537<br>529<br>537<br>539 | 4,252<br>5,353    | 2.43<br>2.37<br>2.38<br>2.37<br>2.37<br>2.37<br>2.36<br>2.36<br>2.36<br>2.36<br>2.36<br>2.36 | 3.17<br>3.17<br>3.15<br>3.15<br>3.16<br>3.15<br>3.16<br>3.15<br>3.16<br>3.15<br>3.16<br>3.15<br>3.16 | 995<br>1,016<br>1,006<br>1,011<br>1,019<br>1,013<br>1,011<br>1,013<br>1,014<br>1,003<br>1,002 | 97<br>94<br>98<br>99<br>96<br>95<br>96<br>99<br>99<br>96<br>95 |
| Minimu<br>Maximu<br>Mean                   | im:<br>um:                                           | 1.02<br>1.08<br>1.05                                                                 | 505<br>546<br>529                                                         |                   | 2.36<br>2.51<br>2.42                                                                         | 3.15<br>3.20<br>3.17                                                                                 | 986<br>1,048<br>1,008                                                                         | 92<br>101<br>96                                                |

Notes: All outputs in the HIGH state upset to the LOW state on each radiation pulse.

All samples successfully passed post-exposure functional test without removing  $V_{\mbox{CC}}.$ 





# REFERENCES

National Semiconductor Corporation, Document No. SPOR-RAD001 11/11/88, "Statement of Work for Dose Rate Testing of FACT Product."

Boeing Aerospace and Electronics, National Semiconductor 54AC299, 8-Bit Universal Shift Register Dose Rate Test, Final Report, August 1989.

National Semiconductor Corporation, FACT Advanced CMOS Logic Databook, 1989.

Bartholet, W.; et al, *Edge Rate Indusced Upset in High Speed Circuit.* 

*IEEE Transactions on Nuclear Science,* Vol. NS-34, No. 6, December 1987, pp 1438–1441.

# ACKNOWLEDGEMENTS

The author wishes to acknowledge the outstanding efforts of Wes Will and Ron Edwards for performing this dose rate testing at Boeing Radfiation Effects Laboratory.

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| 0 | National Semiconductor<br>Corporation           2900 Semiconductor Drive           P.O. Box 58090           Santa Clara, CA 95052-8090           Tel: 1(600) 272-9959           TWX: (910) 339-9240 | National Semiconductor<br>GmbH<br>Livry-Gargan-Str. 10<br>D-82256 Fürstenfeldbruck<br>Germany<br>Tel: (81-41) 35-0<br>Telex: 527649<br>Fax: (81-41) 35-1 | National Semiconductor<br>Japan Ltd.<br>Sumitomo Chemical<br>Engineering Center<br>Bidg. 7F<br>1-7-1, Nakase, Mihama-Ku<br>Chiba-City,<br>Ciba Prefecture 261<br>Tei: (043) 299-2500<br>Fax: (043) 299-2500 | National Semiconductor<br>Hong Kong Ltd.<br>13th Filors, Straight Block,<br>Ocean Centre, 5 Canton Rd.<br>Tsimshataiu, Kowloon<br>Hong Kong<br>Tel: (852) 2737-1600<br>Fax: (852) 2736-9960 | National Semiconductores           Do Brazil Ltda.           Rue Deputado Lacorda Franco           120-3A           Sao Paulo-SP           Brazil 05418-000           Tel: (55-11) 212-5066           Telex: 391-1131931 NSBR BR           Fax: (55-11) 212-1181 | National Semiconductor<br>(Australia) Pty, Ltd.<br>Building 16<br>Business Park Drive<br>Monash Business Park<br>Nottinghill, Melbourne<br>Victoria 3168 Australia<br>Tel: (3) 558-9999<br>Fax: (3) 558-9998 |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.